URL
https://opencores.org/ocsvn/openmsp430/openmsp430/trunk
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 111 |
Rev 134 |
Line 80... |
Line 80... |
`include "../../../rtl/verilog/openMSP430.v"
|
`include "../../../rtl/verilog/openMSP430.v"
|
`include "../../../rtl/verilog/omsp_frontend.v"
|
`include "../../../rtl/verilog/omsp_frontend.v"
|
`include "../../../rtl/verilog/omsp_execution_unit.v"
|
`include "../../../rtl/verilog/omsp_execution_unit.v"
|
`include "../../../rtl/verilog/omsp_register_file.v"
|
`include "../../../rtl/verilog/omsp_register_file.v"
|
`include "../../../rtl/verilog/omsp_alu.v"
|
`include "../../../rtl/verilog/omsp_alu.v"
|
`include "../../../rtl/verilog/omsp_mem_backbone.v"
|
|
`include "../../../rtl/verilog/omsp_clock_module.v"
|
|
`include "../../../rtl/verilog/omsp_sfr.v"
|
`include "../../../rtl/verilog/omsp_sfr.v"
|
|
`include "../../../rtl/verilog/omsp_clock_module.v"
|
|
`include "../../../rtl/verilog/omsp_mem_backbone.v"
|
`include "../../../rtl/verilog/omsp_watchdog.v"
|
`include "../../../rtl/verilog/omsp_watchdog.v"
|
`include "../../../rtl/verilog/omsp_sync_cell.v"
|
`include "../../../rtl/verilog/omsp_sync_cell.v"
|
|
`include "../../../rtl/verilog/omsp_sync_reset.v"
|
|
|
`include "../src/openMSP430_defines.v"
|
`include "../src/openMSP430_defines.v"
|
`ifdef DBG_EN
|
`ifdef DBG_EN
|
`include "../../../rtl/verilog/omsp_dbg.v"
|
`include "../../../rtl/verilog/omsp_dbg.v"
|
`include "../../../rtl/verilog/omsp_dbg_uart.v"
|
`include "../../../rtl/verilog/omsp_dbg_uart.v"
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.