URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 446 |
Rev 455 |
Line 157... |
Line 157... |
srv_linux_thread_db=yes
|
srv_linux_thread_db=yes
|
;;
|
;;
|
or32*-*-linux*) # srv_regobj=reg-or32.o
|
or32*-*-linux*) # srv_regobj=reg-or32.o
|
srv_tgtobj="linux-low.o linux-or32-low.o"
|
srv_tgtobj="linux-low.o linux-or32-low.o"
|
srv_linux_usrregs=yes
|
srv_linux_usrregs=yes
|
# srv_linux_thread_db=yes
|
srv_linux_thread_db=yes
|
;;
|
;;
|
powerpc*-*-linux*) srv_regobj="powerpc-32l.o"
|
powerpc*-*-linux*) srv_regobj="powerpc-32l.o"
|
srv_regobj="${srv_regobj} powerpc-altivec32l.o"
|
srv_regobj="${srv_regobj} powerpc-altivec32l.o"
|
srv_regobj="${srv_regobj} powerpc-cell32l.o"
|
srv_regobj="${srv_regobj} powerpc-cell32l.o"
|
srv_regobj="${srv_regobj} powerpc-vsx32l.o"
|
srv_regobj="${srv_regobj} powerpc-vsx32l.o"
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.