URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 458 |
Rev 787 |
Line 119... |
Line 119... |
l.bf ext_fail; \
|
l.bf ext_fail; \
|
l.nop;
|
l.nop;
|
|
|
.section .text
|
.section .text
|
start_test:
|
start_test:
|
|
// Clear R0 on start-up. There is no guarantee that R0 is hardwired to zero,
|
|
// and indeed it is not when simulating the or1200 Verilog core.
|
|
l.andi r0,r0,0x0
|
|
|
/* Test l.extbs */
|
/* Test l.extbs */
|
CHECK_HIGH3_CLEAR(l.extbs, 0x7f)
|
CHECK_HIGH3_CLEAR(l.extbs, 0x7f)
|
CHECK_HIGH3_CLEAR(l.extbs, 0x53)
|
CHECK_HIGH3_CLEAR(l.extbs, 0x53)
|
CHECK_HIGH3_CLEAR(l.extbs, 0xff53)
|
CHECK_HIGH3_CLEAR(l.extbs, 0xff53)
|
CHECK_HIGH3_CLEAR(l.extbs, 0x1234)
|
CHECK_HIGH3_CLEAR(l.extbs, 0x1234)
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.