Line 317... |
Line 317... |
output_zero_fasu ;
|
output_zero_fasu ;
|
assign inv = inv_d & !f2i_special_case_no_inv;
|
assign inv = inv_d & !f2i_special_case_no_inv;
|
|
|
endmodule // or1200_fpu_intfloat_conv
|
endmodule // or1200_fpu_intfloat_conv
|
|
|
|
|
module or1200_fpu_intfloat_conv_except
|
|
(
|
|
clk, opa, opb, inf, ind, qnan, snan, opa_nan, opb_nan,
|
|
opa_00, opb_00, opa_inf, opb_inf, opa_dn, opb_dn
|
|
);
|
|
input clk;
|
|
input [31:0] opa, opb;
|
|
output inf, ind, qnan, snan, opa_nan, opb_nan;
|
|
output opa_00, opb_00;
|
|
output opa_inf, opb_inf;
|
|
output opa_dn;
|
|
output opb_dn;
|
|
|
|
////////////////////////////////////////////////////////////////////////
|
|
//
|
|
// Local Wires and registers
|
|
//
|
|
|
|
wire [7:0] expa, expb; // alias to opX exponent
|
|
wire [22:0] fracta, fractb; // alias to opX fraction
|
|
reg expa_ff, infa_f_r, qnan_r_a, snan_r_a;
|
|
reg expb_ff, infb_f_r, qnan_r_b, snan_r_b;
|
|
reg inf, ind, qnan, snan; // Output registers
|
|
reg opa_nan, opb_nan;
|
|
reg expa_00, expb_00, fracta_00, fractb_00;
|
|
reg opa_00, opb_00;
|
|
reg opa_inf, opb_inf;
|
|
reg opa_dn, opb_dn;
|
|
|
|
////////////////////////////////////////////////////////////////////////
|
|
//
|
|
// Aliases
|
|
//
|
|
|
|
assign expa = opa[30:23];
|
|
assign expb = opb[30:23];
|
|
assign fracta = opa[22:0];
|
|
assign fractb = opb[22:0];
|
|
|
|
////////////////////////////////////////////////////////////////////////
|
|
//
|
|
// Determine if any of the input operators is a INF or NAN or any other
|
|
// special number
|
|
//
|
|
|
|
always @(posedge clk)
|
|
expa_ff <= &expa;
|
|
|
|
always @(posedge clk)
|
|
expb_ff <= &expb;
|
|
|
|
always @(posedge clk)
|
|
infa_f_r <= !(|fracta);
|
|
|
|
always @(posedge clk)
|
|
infb_f_r <= !(|fractb);
|
|
|
|
always @(posedge clk)
|
|
qnan_r_a <= fracta[22];
|
|
|
|
always @(posedge clk)
|
|
snan_r_a <= !fracta[22] & |fracta[21:0];
|
|
|
|
always @(posedge clk)
|
|
qnan_r_b <= fractb[22];
|
|
|
|
always @(posedge clk)
|
|
snan_r_b <= !fractb[22]; // & |fractb[21:0];
|
|
|
|
always @(posedge clk)
|
|
ind <= (expa_ff & infa_f_r); // & (expb_ff & infb_f_r);
|
|
|
|
always @(posedge clk)
|
|
inf <= (expa_ff & infa_f_r); // | (expb_ff & infb_f_r);
|
|
|
|
always @(posedge clk)
|
|
qnan <= (expa_ff & qnan_r_a); // | (expb_ff & qnan_r_b);
|
|
|
|
always @(posedge clk)
|
|
snan <= (expa_ff & snan_r_a); // | (expb_ff & snan_r_b);
|
|
|
|
always @(posedge clk)
|
|
opa_nan <= &expa & (|fracta[22:0]);
|
|
|
|
always @(posedge clk)
|
|
opb_nan <= &expb & (|fractb[22:0]);
|
|
|
|
always @(posedge clk)
|
|
opa_inf <= (expa_ff & infa_f_r);
|
|
|
|
always @(posedge clk)
|
|
opb_inf <= (expb_ff & infb_f_r);
|
|
|
|
always @(posedge clk)
|
|
expa_00 <= !(|expa);
|
|
|
|
always @(posedge clk)
|
|
expb_00 <= !(|expb);
|
|
|
|
always @(posedge clk)
|
|
fracta_00 <= !(|fracta);
|
|
|
|
always @(posedge clk)
|
|
fractb_00 <= !(|fractb);
|
|
|
|
always @(posedge clk)
|
|
opa_00 <= expa_00 & fracta_00;
|
|
|
|
always @(posedge clk)
|
|
opb_00 <= expb_00 & fractb_00;
|
|
|
|
always @(posedge clk)
|
|
opa_dn <= expa_00;
|
|
|
|
always @(posedge clk)
|
|
opb_dn <= expb_00;
|
|
|
|
endmodule // or1200_fpu_intfloat_conv_except
|
|
|
|
|
|
|
|
No newline at end of file
|
No newline at end of file
|