OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_rf.v] - Diff between revs 360 and 482

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 360 Rev 482
Line 297... Line 297...
      .clk_b(clk),
      .clk_b(clk),
      .ce_b(rf_we),
      .ce_b(rf_we),
      .we_b(rf_we),
      .we_b(rf_we),
      .addr_b(rf_addrw),
      .addr_b(rf_addrw),
      .di_b(rf_dataw)
      .di_b(rf_dataw)
 
 
 
`ifdef OR1200_RAM_PARITY
 
      , .p_err()
 
`endif
      );
      );
 
 
   //
   //
   // Instantiation of register file two-port RAM B
   // Instantiation of register file two-port RAM B
   //
   //
Line 321... Line 325...
      .clk_b(clk),
      .clk_b(clk),
      .ce_b(rf_we),
      .ce_b(rf_we),
      .we_b(rf_we),
      .we_b(rf_we),
      .addr_b(rf_addrw),
      .addr_b(rf_addrw),
      .di_b(rf_dataw)
      .di_b(rf_dataw)
 
`ifdef OR1200_RAM_PARITY
 
      , .p_err()
 
`endif
 
 
      );
      );
 
 
`else
`else
 
 
`ifdef OR1200_RFRAM_GENERIC
`ifdef OR1200_RFRAM_GENERIC

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.