OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [orpsoc_top/] [orpsoc_top.v] - Diff between revs 439 and 485

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 439 Rev 485
Line 666... Line 666...
   ////////////////////////////////////////////////////////////////////////
   ////////////////////////////////////////////////////////////////////////
   //
   //
   // ROM
   // ROM
   // 
   // 
   ////////////////////////////////////////////////////////////////////////
   ////////////////////////////////////////////////////////////////////////
 
`ifdef BOOTROM
   rom rom0
   rom rom0
     (
     (
      .wb_dat_o                         (wbs_i_rom0_dat_o),
      .wb_dat_o                         (wbs_i_rom0_dat_o),
      .wb_ack_o                         (wbs_i_rom0_ack_o),
      .wb_ack_o                         (wbs_i_rom0_ack_o),
      .wb_adr_i                         (wbs_i_rom0_adr_i[(wbs_i_rom0_addr_width+2)-1:2]),
      .wb_adr_i                         (wbs_i_rom0_adr_i[(wbs_i_rom0_addr_width+2)-1:2]),
Line 680... Line 680...
      .wb_bte_i                         (wbs_i_rom0_bte_i),
      .wb_bte_i                         (wbs_i_rom0_bte_i),
      .wb_clk                           (wb_clk),
      .wb_clk                           (wb_clk),
      .wb_rst                           (wb_rst));
      .wb_rst                           (wb_rst));
 
 
   defparam rom0.addr_width = wbs_i_rom0_addr_width;
   defparam rom0.addr_width = wbs_i_rom0_addr_width;
 
`else // !`ifdef BOOTROM
 
   assign wbs_i_rom0_dat_o = 0;
 
   assign wbs_i_rom0_ack_o = 0;
 
`endif // !`ifdef BOOTROM
 
 
   assign wbs_i_rom0_err_o = 0;
   assign wbs_i_rom0_err_o = 0;
   assign wbs_i_rom0_rty_o = 0;
   assign wbs_i_rom0_rty_o = 0;
 
 
   ////////////////////////////////////////////////////////////////////////
   ////////////////////////////////////////////////////////////////////////
Line 723... Line 727...
      .wbm1_dat_o                       (wbs_d_mc0_dat_o),
      .wbm1_dat_o                       (wbs_d_mc0_dat_o),
      .wbm1_ack_o                       (wbs_d_mc0_ack_o),
      .wbm1_ack_o                       (wbs_d_mc0_ack_o),
      .wbm1_err_o                       (wbs_d_mc0_err_o),
      .wbm1_err_o                       (wbs_d_mc0_err_o),
      .wbm1_rty_o                       (wbs_d_mc0_rty_o),
      .wbm1_rty_o                       (wbs_d_mc0_rty_o),
      // Wishbone slave interface 2
      // Wishbone slave interface 2
      .wbm2_dat_i                       (0),
      .wbm2_dat_i                       (32'd0),
      .wbm2_adr_i                       (0),
      .wbm2_adr_i                       (32'd0),
      .wbm2_sel_i                       (0),
      .wbm2_sel_i                       (4'd0),
      .wbm2_cti_i                       (0),
      .wbm2_cti_i                       (3'd0),
      .wbm2_bte_i                       (0),
      .wbm2_bte_i                       (2'd0),
      .wbm2_we_i                        (0),
      .wbm2_we_i                        (1'd0),
      .wbm2_cyc_i                       (0),
      .wbm2_cyc_i                       (1'd0),
      .wbm2_stb_i                       (0),
      .wbm2_stb_i                       (1'd0),
      .wbm2_dat_o                       (),
      .wbm2_dat_o                       (),
      .wbm2_ack_o                       (),
      .wbm2_ack_o                       (),
      .wbm2_err_o                       (),
      .wbm2_err_o                       (),
      .wbm2_rty_o                       (),
      .wbm2_rty_o                       (),
      // Clock, reset
      // Clock, reset

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.