Line 265... |
Line 265... |
#define SPR_DCR_SC 0x00000010 /* Signed compare */
|
#define SPR_DCR_SC 0x00000010 /* Signed compare */
|
#define SPR_DCR_CT 0x000000e0 /* Compare to */
|
#define SPR_DCR_CT 0x000000e0 /* Compare to */
|
|
|
/* Bit results with SPR_DCR_CC mask */
|
/* Bit results with SPR_DCR_CC mask */
|
#define SPR_DCR_CC_MASKED 0x00000000
|
#define SPR_DCR_CC_MASKED 0x00000000
|
#define SPR_DCR_CC_EQUAL 0x00000001
|
#define SPR_DCR_CC_EQUAL 0x00000002
|
#define SPR_DCR_CC_LESS 0x00000002
|
#define SPR_DCR_CC_LESS 0x00000004
|
#define SPR_DCR_CC_LESSE 0x00000003
|
#define SPR_DCR_CC_LESSE 0x00000006
|
#define SPR_DCR_CC_GREAT 0x00000004
|
#define SPR_DCR_CC_GREAT 0x00000008
|
#define SPR_DCR_CC_GREATE 0x00000005
|
#define SPR_DCR_CC_GREATE 0x0000000a
|
#define SPR_DCR_CC_NEQUAL 0x00000006
|
#define SPR_DCR_CC_NEQUAL 0x0000000c
|
|
|
/* Bit results with SPR_DCR_CT mask */
|
/* Bit results with SPR_DCR_CT mask */
|
#define SPR_DCR_CT_DISABLED 0x00000000
|
#define SPR_DCR_CT_DISABLED 0x00000000
|
#define SPR_DCR_CT_IFEA 0x00000020
|
#define SPR_DCR_CT_IFEA 0x00000020
|
#define SPR_DCR_CT_LEA 0x00000040
|
#define SPR_DCR_CT_LEA 0x00000040
|
#define SPR_DCR_CT_SEA 0x00000060
|
#define SPR_DCR_CT_SEA 0x00000060
|
#define SPR_DCR_CT_LD 0x00000080
|
#define SPR_DCR_CT_LD 0x00000080
|
#define SPR_DCR_CT_SD 0x000000a0
|
#define SPR_DCR_CT_SD 0x000000a0
|
#define SPR_DCR_CT_LSEA 0x000000c0
|
#define SPR_DCR_CT_LSEA 0x000000c0
|
|
#define SPR_DCR_CT_LSD 0x000000e0
|
|
/* SPR_DCR_CT_LSD doesn't seem to be implemented anywhere in or1ksim. 2004-1-30 HP */
|
|
|
/*
|
/*
|
* Bit definitions for Debug Mode 1 register
|
* Bit definitions for Debug Mode 1 register
|
*
|
*
|
*/
|
*/
|