URL
https://opencores.org/ocsvn/or1k/or1k/trunk
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 1424 |
Rev 1523 |
Line 2... |
Line 2... |
/*random_seed = 12345
|
/*random_seed = 12345
|
type = random*/
|
type = random*/
|
pattern = 0x00
|
pattern = 0x00
|
type = unknown /* Fastest */
|
type = unknown /* Fastest */
|
|
|
nmemories = 2
|
|
device 0
|
|
name = "RAM"
|
name = "RAM"
|
ce = 0
|
ce = 1
|
baseaddr = 0x00000000
|
baseaddr = 0x00000000
|
size = 0x00200000
|
size = 0x00200000
|
delayr = 10
|
delayr = 1
|
delayw = -1
|
delayw = 1
|
enddevice
|
end
|
|
|
|
section memory
|
|
/*random_seed = 12345
|
|
type = random*/
|
|
pattern = 0x00
|
|
type = unknown /* Fastest */
|
|
|
device 1
|
|
name = "FLASH"
|
name = "FLASH"
|
ce = 1
|
ce = 0
|
baseaddr = 0x40000000
|
baseaddr = 0xf0000000
|
size = 0x00200000
|
size = 0x00200000
|
delayr = 2
|
delayr = 1
|
delayw = 4
|
delayw = -1
|
enddevice
|
end
|
|
|
|
section mc
|
|
enabled = 1
|
|
baseaddr = 0x93000000
|
|
POC = 0x00000008 /* Power on configuration register */
|
end
|
end
|
|
|
section cpu
|
section cpu
|
ver = 0x1200
|
ver = 0x1200
|
rev = 0x0001
|
rev = 0x0001
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.