Line 1... |
Line 1... |
#define DW 32 /* Data width of memory model generated by dumpverilog in bits */
|
#define DW 32 /* Data width of memory model generated by dumpverilog in bits */
|
#define DWQ (DW/8) /* Same as DW but units are bytes */
|
#define DWQ (DW/8) /* Same as DW but units are bytes */
|
|
#define DISWIDTH 20 /* Width of disassembled message in bytes */
|
|
|
#define OR1K_MEM_VERILOG_HEADER(MODNAME, FROMADDR, TOADDR) "\n\
|
#define OR1K_MEM_VERILOG_HEADER(MODNAME, FROMADDR, TOADDR, DISWIDTH) "\n\
|
`include \"general.h\"\n\n\
|
`include \"general.h\"\n\n\
|
`timescale 1ns/100ps\n\n\
|
`timescale 1ns/100ps\n\n\
|
// Simple dw-wide Sync SRAM with initial content generated by or1ksim.\n\
|
// Simple dw-wide Sync SRAM with initial content generated by or1ksim.\n\
|
// All control, data in and addr signals are sampled at rising clock edge \n\
|
// All control, data in and addr signals are sampled at rising clock edge \n\
|
// Data out is not registered. Address bits specify dw-word (narrowest \n\
|
// Data out is not registered. Address bits specify dw-word (narrowest \n\
|
Line 17... |
Line 18... |
inout [dw-1:0] data;\n\
|
inout [dw-1:0] data;\n\
|
input [31:0] addr;\n\
|
input [31:0] addr;\n\
|
input ce;\n\
|
input ce;\n\
|
input we;\n\n\
|
input we;\n\n\
|
reg [dw-1:0] mem [amax:amin];\n\
|
reg [dw-1:0] mem [amax:amin];\n\
|
reg [199:0] dis [amax:amin];\n\
|
reg [%d-1:0] dis [amax:amin];\n\
|
reg [dw-1:0] dataout;\n\
|
reg [dw-1:0] dataout;\n\
|
tri [dw-1:0] data = (ce && ~we) ? dataout : 'bz;\n\n\
|
tri [dw-1:0] data = (ce && ~we) ? dataout : 'bz;\n\n\
|
initial begin\n", MODNAME, FROMADDR, TOADDR
|
initial begin\n", MODNAME, FROMADDR, TOADDR, DISWIDTH
|
|
|
#define OR1K_MEM_VERILOG_FOOTER "\n\
|
#define OR1K_MEM_VERILOG_FOOTER "\n\
|
end\n\n\
|
end\n\n\
|
always @(posedge clk) begin\n\
|
always @(posedge clk) begin\n\
|
if (ce && ~we) begin\n\
|
if (ce && ~we) begin\n\
|
dataout = #1 mem[addr];\n\
|
dataout <= #1 mem[addr];\n\
|
$display(\"or1k_mem: reading mem[%%0d]:%%h dis: %%0s\", addr, dataout, dis[addr]);\n\
|
$display(\"or1k_mem: reading mem[%%0d]:%%h dis: %%0s\", addr, dataout, dis[addr]);\n\
|
end else\n\
|
end else\n\
|
if (ce && we) begin\n\
|
if (ce && we) begin\n\
|
mem[addr] = data;\n\
|
mem[addr] <= #1 data;\n\
|
dis[addr] = \"(data)\";\n\
|
dis[addr] <= #1 \"(data)\";\n\
|
$display(\"or1k_mem: writing mem[%%0d]:%%h dis: %%0s\", addr, mem[addr], dis[addr]);\n\
|
$display(\"or1k_mem: writing mem[%%0d]:%%h dis: %%0s\", addr, mem[addr], dis[addr]);\n\
|
end\n\
|
end\n\
|
end\n\n\
|
end\n\n\
|
endmodule\n"
|
endmodule\n"
|
|
|