Line 42... |
Line 42... |
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.1 2002/01/03 08:16:15 lampret
|
|
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
|
|
//
|
// Revision 1.8 2001/10/21 17:57:16 lampret
|
// Revision 1.8 2001/10/21 17:57:16 lampret
|
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
|
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
|
//
|
//
|
// Revision 1.7 2001/10/14 13:12:09 lampret
|
// Revision 1.7 2001/10/14 13:12:09 lampret
|
// MP3 version.
|
// MP3 version.
|
Line 67... |
Line 70... |
module or1200_immu_tlb(
|
module or1200_immu_tlb(
|
// Rst and clk
|
// Rst and clk
|
clk, rst,
|
clk, rst,
|
|
|
// I/F for translation
|
// I/F for translation
|
tlb_en, vaddr, hit, ppn, uxe, sxe, ci, done,
|
tlb_en, vaddr, hit, ppn, uxe, sxe, ci,
|
|
|
// SPR access
|
// SPR access
|
spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o
|
spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o
|
);
|
);
|
|
|
Line 96... |
Line 99... |
output hit;
|
output hit;
|
output [31:`OR1200_IMMU_PS] ppn;
|
output [31:`OR1200_IMMU_PS] ppn;
|
output uxe;
|
output uxe;
|
output sxe;
|
output sxe;
|
output ci;
|
output ci;
|
output done;
|
|
|
|
//
|
//
|
// SPR access
|
// SPR access
|
//
|
//
|
input spr_cs;
|
input spr_cs;
|
Line 121... |
Line 123... |
wire [`OR1200_ITLBMRW-1:0] tlb_mr_ram_out;
|
wire [`OR1200_ITLBMRW-1:0] tlb_mr_ram_out;
|
wire tlb_tr_en;
|
wire tlb_tr_en;
|
wire tlb_tr_we;
|
wire tlb_tr_we;
|
wire [`OR1200_ITLBTRW-1:0] tlb_tr_ram_in;
|
wire [`OR1200_ITLBTRW-1:0] tlb_tr_ram_in;
|
wire [`OR1200_ITLBTRW-1:0] tlb_tr_ram_out;
|
wire [`OR1200_ITLBTRW-1:0] tlb_tr_ram_out;
|
reg done;
|
|
|
|
//
|
//
|
// Implemented bits inside match and translate registers
|
// Implemented bits inside match and translate registers
|
//
|
//
|
// itlbwYmrX: vpn 31-19 v 0
|
// itlbwYmrX: vpn 31-19 v 0
|
Line 160... |
Line 161... |
|
|
//
|
//
|
// Output to SPRS unit
|
// Output to SPRS unit
|
//
|
//
|
assign spr_dat_o = (spr_cs & !spr_write & !spr_addr[`OR1200_ITLB_TM_ADDR]) ?
|
assign spr_dat_o = (spr_cs & !spr_write & !spr_addr[`OR1200_ITLB_TM_ADDR]) ?
|
{vpn, {`OR1200_ITLB_INDXH{1'b1}}, v} :
|
// {vpn, {`OR1200_ITLB_INDXH-7{1'b0}}, 2'b11, 5'b00000, v} :
|
|
{vpn, tlb_index, {`OR1200_ITLB_TAGW-1{1'b0}}, v} :
|
(spr_cs & !spr_write & spr_addr[`OR1200_ITLB_TM_ADDR]) ?
|
(spr_cs & !spr_write & spr_addr[`OR1200_ITLB_TM_ADDR]) ?
|
{ppn, {`OR1200_IMMU_PS-8{1'b0}}, uxe, sxe, {5{1'b1}}, ci} :
|
{ppn, {`OR1200_IMMU_PS-8{1'b0}}, uxe, sxe, {4{1'b0}}, ci, 1'b0} :
|
32'h00000000;
|
32'h00000000;
|
|
|
//
|
//
|
// Assign outputs from Match registers
|
// Assign outputs from Match registers
|
//
|
//
|
Line 184... |
Line 186... |
|
|
//
|
//
|
// Assign to Translate registers inputs
|
// Assign to Translate registers inputs
|
//
|
//
|
assign tlb_tr_ram_in = {spr_dat_i[31:`OR1200_IMMU_PS],
|
assign tlb_tr_ram_in = {spr_dat_i[31:`OR1200_IMMU_PS],
|
spr_dat_i[`OR1200_ITLBTR_SXE_BITS],
|
|
spr_dat_i[`OR1200_ITLBTR_UXE_BITS],
|
spr_dat_i[`OR1200_ITLBTR_UXE_BITS],
|
|
spr_dat_i[`OR1200_ITLBTR_SXE_BITS],
|
spr_dat_i[`OR1200_ITLBTR_CI_BITS]};
|
spr_dat_i[`OR1200_ITLBTR_CI_BITS]};
|
|
|
//
|
//
|
// Generate hit
|
// Generate hit
|
//
|
//
|
Line 200... |
Line 202... |
// spr_addr[5:0].
|
// spr_addr[5:0].
|
//
|
//
|
assign tlb_index = spr_cs ? spr_addr[`OR1200_ITLB_INDXW-1:0] : vaddr[`OR1200_ITLB_INDX];
|
assign tlb_index = spr_cs ? spr_addr[`OR1200_ITLB_INDXW-1:0] : vaddr[`OR1200_ITLB_INDX];
|
|
|
//
|
//
|
// Assert one clock cycle after tlb_en is asserted. Deassert once tlb_en is
|
|
// deasserted.
|
|
//
|
|
always @(posedge clk or posedge rst)
|
|
if (rst)
|
|
done <= #1 1'b0;
|
|
else if (tlb_en)
|
|
done <= #1 1'b1;
|
|
else
|
|
done <= #1 1'b0;
|
|
|
|
//
|
|
// Instantiation of ITLB Match Registers
|
// Instantiation of ITLB Match Registers
|
//
|
//
|
or1200_spram_64x14 itlb_mr_ram(
|
or1200_spram_64x14 itlb_mr_ram(
|
.clk(clk),
|
.clk(clk),
|
.rst(rst),
|
.rst(rst),
|