URL
https://opencores.org/ocsvn/pci/pci/trunk
[/] [pci/] [tags/] [rel_11/] [rtl/] [verilog/] [pci_wb_tpram.v] - Diff between revs 77 and 111
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 77 |
Rev 111 |
Line 60... |
Line 60... |
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.1 2003/01/27 16:49:31 mihad
|
|
// Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed.
|
|
//
|
// Revision 1.7 2002/10/18 03:36:37 tadejm
|
// Revision 1.7 2002/10/18 03:36:37 tadejm
|
// Changed wrong signal name scanb_sen into scanb_en.
|
// Changed wrong signal name scanb_sen into scanb_en.
|
//
|
//
|
// Revision 1.6 2002/10/17 22:49:22 tadejm
|
// Revision 1.6 2002/10/17 22:49:22 tadejm
|
// Changed BIST signals for RAMs.
|
// Changed BIST signals for RAMs.
|
Line 194... |
Line 197... |
//
|
//
|
// Instantiation of ASIC memory:
|
// Instantiation of ASIC memory:
|
//
|
//
|
// Artisan Synchronous Double-Port RAM (ra2sh)
|
// Artisan Synchronous Double-Port RAM (ra2sh)
|
//
|
//
|
art_hsdp_256x40 /*#(dw, 1<<aw, aw) */ artisan_sdp
|
`ifdef PCI_BIST
|
|
art_hsdp_64x40_bist /*#(dw, 1<<aw, aw) */ artisan_sdp
|
|
(
|
|
.QA(do_a),
|
|
.CLKA(clk_a),
|
|
.CENA(~ce_a),
|
|
.WENA(~we_a),
|
|
.AA(addr_a),
|
|
.DA(di_a),
|
|
.OENA(~oe_a),
|
|
.QB(do_b),
|
|
.CLKB(clk_b),
|
|
.CENB(~ce_b),
|
|
.WENB(~we_b),
|
|
.AB(addr_b),
|
|
.DB(di_b),
|
|
.OENB(~oe_b),
|
|
.scanb_rst (scanb_rst),
|
|
.scanb_clk (scanb_clk),
|
|
.scanb_si (scanb_si),
|
|
.scanb_so (scanb_so),
|
|
.scanb_en (scanb_en)
|
|
);
|
|
`else
|
|
art_hsdp_64x40 /*#(dw, 1<<aw, aw) */ artisan_sdp
|
(
|
(
|
.qa(do_a),
|
.QA(do_a),
|
.clka(clk_a),
|
.CLKA(clk_a),
|
.cena(~ce_a),
|
.CENA(~ce_a),
|
.wena(~we_a),
|
.WENA(~we_a),
|
.aa(addr_a),
|
.AA(addr_a),
|
.da(di_a),
|
.DA(di_a),
|
.oena(~oe_a),
|
.OENA(~oe_a),
|
.qb(do_b),
|
.QB(do_b),
|
.clkb(clk_b),
|
.CLKB(clk_b),
|
.cenb(~ce_b),
|
.CENB(~ce_b),
|
.wenb(~we_b),
|
.WENB(~we_b),
|
.ab(addr_b),
|
.AB(addr_b),
|
.db(di_b),
|
.DB(di_b),
|
.oenb(~oe_b)
|
.OENB(~oe_b)
|
);
|
);
|
|
`endif
|
`endif
|
`endif
|
|
|
`ifdef AVANT_ATP
|
`ifdef AVANT_ATP
|
`define PCI_WB_RAM_SELECTED
|
`define PCI_WB_RAM_SELECTED
|
//
|
//
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.