URL
https://opencores.org/ocsvn/pci/pci/trunk
[/] [pci/] [tags/] [rel_7/] [rtl/] [verilog/] [pci_serr_en_crit.v] - Diff between revs 77 and 83
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 77 |
Rev 83 |
Line 40... |
Line 40... |
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.1 2003/01/27 16:49:31 mihad
|
|
// Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed.
|
|
//
|
// Revision 1.3 2002/02/01 15:25:13 mihad
|
// Revision 1.3 2002/02/01 15:25:13 mihad
|
// Repaired a few bugs, updated specification, added test bench files and design document
|
// Repaired a few bugs, updated specification, added test bench files and design document
|
//
|
//
|
// Revision 1.2 2001/10/05 08:14:30 mihad
|
// Revision 1.2 2001/10/05 08:14:30 mihad
|
// Updated all files with inclusion of timescale file for simulation purposes.
|
// Updated all files with inclusion of timescale file for simulation purposes.
|
Line 74... |
Line 77... |
|
|
input non_critical_par_in,
|
input non_critical_par_in,
|
pci_par_in,
|
pci_par_in,
|
serr_generate_in ;
|
serr_generate_in ;
|
|
|
assign serr_en_out = serr_generate_in && ( non_critical_par_in ^^ pci_par_in ) ;
|
assign serr_en_out = serr_generate_in && ( non_critical_par_in ^ pci_par_in ) ;
|
|
|
endmodule
|
endmodule
|
|
|
No newline at end of file
|
No newline at end of file
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.