OpenCores
URL https://opencores.org/ocsvn/phr/phr/trunk

Subversion Repositories phr

[/] [phr/] [trunk/] [doc/] [informe-tesis/] [reports/] [schedule_2013-03-20/] [schedule.aux] - Diff between revs 161 and 163

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 161 Rev 163
Line 17... Line 17...
\acronymused{TAP}
\acronymused{TAP}
\acronymused{TAP}
\acronymused{TAP}
\undonewlabel{acro:CPLD}
\undonewlabel{acro:CPLD}
\newlabel{acro:CPLD}{{}{1}}
\newlabel{acro:CPLD}{{}{1}}
\acronymused{CPLD}
\acronymused{CPLD}
 
\undonewlabel{acro:FPGA}
 
\newlabel{acro:FPGA}{{}{1}}
 
\acronymused{FPGA}
\acronymused{CPLD}
\acronymused{CPLD}
\citation{2012-SSE-FIUBA-NT01-00}
\citation{2012-SSE-FIUBA-NT01-00}
\undonewlabel{acro:OPENOCD}
\undonewlabel{acro:OPENOCD}
\acronymused{OPENOCD}
\acronymused{OPENOCD}
\@writefile{toc}{\contentsline {section}{\numberline {1}Introducci\IeC {\'o}n}{2}}
\@writefile{toc}{\contentsline {section}{\numberline {1}Introducci\IeC {\'o}n}{2}}
Line 79... Line 82...
\acronymused{OPENOCD}
\acronymused{OPENOCD}
\acronymused{TAP}
\acronymused{TAP}
\acronymused{TAP}
\acronymused{TAP}
\@writefile{toc}{\contentsline {subsection}{\numberline {2.5}Multiples \ac {TAP}}{5}}
\@writefile{toc}{\contentsline {subsection}{\numberline {2.5}Multiples \ac {TAP}}{5}}
\acronymused{jtag}
\acronymused{jtag}
\undonewlabel{acro:FPGA}
 
\newlabel{acro:FPGA}{{2.5}{5}}
 
\acronymused{FPGA}
\acronymused{FPGA}
\undonewlabel{acro:PROM}
\undonewlabel{acro:PROM}
\newlabel{acro:PROM}{{2.5}{5}}
\newlabel{acro:PROM}{{2.5}{5}}
\acronymused{PROM}
\acronymused{PROM}
\acronymused{CPLD}
\acronymused{CPLD}
\@writefile{toc}{\contentsline {subsection}{\numberline {2.6}Programaci\IeC {\'o}n \ac {CPLD}}{5}}
\@writefile{toc}{\contentsline {subsection}{\numberline {2.6}Programaci\IeC {\'o}n del \ac {CPLD}}{5}}
\acronymused{CPLD}
\acronymused{CPLD}
\undonewlabel{acro:SVF}
\undonewlabel{acro:SVF}
\newlabel{acro:SVF}{{2.6}{5}}
\newlabel{acro:SVF}{{2.6}{5}}
\acronymused{SVF}
\acronymused{SVF}
\acronymused{SVF}
\acronymused{SVF}
Line 113... Line 114...
\acronymused{PHR}
\acronymused{PHR}
\acronymused{openocd}
\acronymused{openocd}
\acronymused{openocd}
\acronymused{openocd}
\acronymused{jtag}
\acronymused{jtag}
\@writefile{toc}{\contentsline {subsection}{\numberline {3.1}Instalaci\IeC {\'o}n del \textsl  {software} xc3sprog}{7}}
\@writefile{toc}{\contentsline {subsection}{\numberline {3.1}Instalaci\IeC {\'o}n del \textsl  {software} xc3sprog}{7}}
 
\newlabel{sec:install-xc3sprog}{{3.1}{7}}
\acronymused{SO}
\acronymused{SO}
\@writefile{toc}{\contentsline {subsection}{\numberline {3.2}Documentaci\IeC {\'o}n de comandos y \textsl  {scripts}}{8}}
\@writefile{toc}{\contentsline {subsection}{\numberline {3.2}Documentaci\IeC {\'o}n de comandos y \textsl  {scripts}}{8}}
\acronymused{openocd}
\acronymused{openocd}
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.2.1}Configuraci\IeC {\'o}n del \textsl  {interface}}{8}}
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.2.1}Configuraci\IeC {\'o}n del \textsl  {interface}}{8}}
\newlabel{sec:xc3sprog-cablelist}{{3.2.1}{8}}
\newlabel{sec:xc3sprog-cablelist}{{3.2.1}{8}}
\acronymused{SO}
\acronymused{SO}
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.2.2}Dispositivos soportados}{9}}
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.2.2}Dispositivos soportados}{9}}
\newlabel{sec:xc3sprog-devlist}{{3.2.2}{9}}
\newlabel{sec:xc3sprog-devlist}{{3.2.2}{9}}
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.2.3}Comandos b\IeC {\'a}sicos}{10}}
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.2.3}Comandos b\IeC {\'a}sicos}{10}}
\newlabel{sec:xc3sprog-com-bas}{{3.2.3}{10}}
\newlabel{sec:xc3sprog-com-bas}{{3.2.3}{10}}
 
\acronymused{FPGA}
 
\acronymused{FPGA}
 
\@writefile{toc}{\contentsline {subsection}{\numberline {3.3}Programaci\IeC {\'o}n de \ac {FPGA} y memoria PROM}{13}}
 
\acronymused{PHR}
 
\acronymused{PHR}
 
\acronymused{SO}
 
\acronymused{PHR}
 
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.3.1}Programaci\IeC {\'o}n de la FPGA}{13}}
 
\newlabel{sec:prog-phr-fpga}{{3.3.1}{13}}
 
\acronymused{FPGA}
 
\@writefile{toc}{\contentsline {subsubsection}{\numberline {3.3.2}Programaci\IeC {\'o}n de la memoria PROM}{14}}
 
\newlabel{sec:prog-phr-prom}{{3.3.2}{14}}
\bibcite{2012-SSE-FIUBA-NT01-00}{1}
\bibcite{2012-SSE-FIUBA-NT01-00}{1}
\bibcite{openocd-manual-autoprobing}{2}
\bibcite{openocd-manual-autoprobing}{2}
\acronymused{CPLD}
\acronymused{CPLD}
\acronymused{CPLD}
\acronymused{CPLD}
\@writefile{toc}{\contentsline {subsection}{\numberline {3.3}Programaci\IeC {\'o}n \ac {CPLD}}{13}}
\@writefile{toc}{\contentsline {subsection}{\numberline {3.4}Programaci\IeC {\'o}n del \ac {CPLD}}{15}}
\@writefile{toc}{\contentsline {subsection}{\numberline {3.4}\textsl  {Debugging}}{13}}
\@writefile{toc}{\contentsline {section}{\numberline {4}Documentaci\IeC {\'o}n}{15}}
\@writefile{toc}{\contentsline {section}{\numberline {4}Documentaci\IeC {\'o}n}{13}}
 
\acronymused{openocd}
\acronymused{openocd}
\acronymused{openocd}
\acronymused{openocd}
\@writefile{toc}{\contentsline {section}{\numberline {A}Acr\IeC {\'o}nimos}{14}}
\@writefile{toc}{\contentsline {section}{\numberline {A}Acr\IeC {\'o}nimos}{16}}
\newacro{PHR}[\AC@hyperlink{PHR}{PHR}]{Plataforma de Hardware Reconfigurable}
\newacro{PHR}[\AC@hyperlink{PHR}{PHR}]{Plataforma de Hardware Reconfigurable}
\newacro{openocd}[\AC@hyperlink{openocd}{OpenOCD}]{\textsl  {Open On-Chip Debugger}}
\newacro{openocd}[\AC@hyperlink{openocd}{OpenOCD}]{\textsl  {Open On-Chip Debugger}}
\newacro{jtag}[\AC@hyperlink{jtag}{JTAG}]{\textsl  {Joint Test Action Group}}
\newacro{jtag}[\AC@hyperlink{jtag}{JTAG}]{\textsl  {Joint Test Action Group}}
\newacro{TAP}[\AC@hyperlink{TAP}{TAP}]{\textsl  {Test Access Port}}
\newacro{TAP}[\AC@hyperlink{TAP}{TAP}]{\textsl  {Test Access Port}}
\newacro{SVF}[\AC@hyperlink{SVF}{SVF}]{\textsl  {Serial Vector Format}}
\newacro{SVF}[\AC@hyperlink{SVF}{SVF}]{\textsl  {Serial Vector Format}}
Line 144... Line 157...
\newacro{FPGA}[\AC@hyperlink{FPGA}{FPGA}]{\textsl  {Field Programmable Gate Array}}
\newacro{FPGA}[\AC@hyperlink{FPGA}{FPGA}]{\textsl  {Field Programmable Gate Array}}
\newacro{PROM}[\AC@hyperlink{PROM}{PROM}]{\textsl  {Programmable Read-Only Memory}}
\newacro{PROM}[\AC@hyperlink{PROM}{PROM}]{\textsl  {Programmable Read-Only Memory}}
\newacro{SO}[\AC@hyperlink{SO}{SO}]{sistema operativo}
\newacro{SO}[\AC@hyperlink{SO}{SO}]{sistema operativo}
\newacro{GPL}[\AC@hyperlink{GPL}{GPL}]{\textsl  {General Public License}}
\newacro{GPL}[\AC@hyperlink{GPL}{GPL}]{\textsl  {General Public License}}
\newacro{UTN-FRC}[\AC@hyperlink{UTN-FRC}{UTN-FRC}]{Universidad Tecnol\IeC {\'o}gica Nacional -- Facultad Regional C\IeC {\'o}rdoba}
\newacro{UTN-FRC}[\AC@hyperlink{UTN-FRC}{UTN-FRC}]{Universidad Tecnol\IeC {\'o}gica Nacional -- Facultad Regional C\IeC {\'o}rdoba}
\@writefile{toc}{\contentsline {section}{\numberline {B}Repositorio de proyecto}{14}}
\@writefile{toc}{\contentsline {section}{\numberline {B}Repositorio de proyecto}{16}}
\@writefile{toc}{\contentsline {section}{\numberline {B}Repositorio de proyecto}{16}}
\@writefile{toc}{\contentsline {section}{\numberline {B}Repositorio de proyecto}{16}}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.