OpenCores
URL https://opencores.org/ocsvn/robust_axi2ahb/robust_axi2ahb/trunk

Subversion Repositories robust_axi2ahb

[/] [robust_axi2ahb/] [trunk/] [README.txt] - Diff between revs 2 and 3

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 2 Rev 3
Line 12... Line 12...
 
 
In order to create the Verilog design use the run.sh script in the run directory (notice that the run scripts calls the robust binary (RobustVerilog parser)).
In order to create the Verilog design use the run.sh script in the run directory (notice that the run scripts calls the robust binary (RobustVerilog parser)).
 
 
The RobustVerilog top source file is axi2ahb.v, it calls the top definition file named def_axi2ahb.txt.
The RobustVerilog top source file is axi2ahb.v, it calls the top definition file named def_axi2ahb.txt.
 
 
The default definition file def_axi2ahb.txt generates a bridge with 8 APB slaves.
The default definition file def_axi2ahb.txt generates a 32 data bit bridge.
 
 
Changing the interconnect parameters should be made only in def_axi2ahb.txt in the src/base directory (changing slave num etc.).
Changing the interconnect parameters should be made only in def_axi2ahb.txt in the src/base directory (changing slave num etc.).
 
 
 
 
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.