OpenCores
URL https://opencores.org/ocsvn/s1_core/s1_core/trunk

Subversion Repositories s1_core

[/] [s1_core/] [trunk/] [hdl/] [filelist.icarus] - Diff between revs 96 and 103

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 96 Rev 103
Line 1... Line 1...
/home/ffazzino/s1_core/hdl/behav/sparc_libs/m1_lib.v
/home/fabrizio/s1_core/hdl/behav/sparc_libs/m1_lib.v
/home/ffazzino/s1_core/hdl/behav/sparc_libs/u1_lib.v
/home/fabrizio/s1_core/hdl/behav/sparc_libs/u1_lib.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_divcntl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/test_stub_bist.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_tdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ffu.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_asi_decode.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_prencoder16.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_div_32eql.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_rml.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_tlu_intctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_tlbdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_cmp35.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_qdp1.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_idct.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_irf_register.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_ifqctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_dec.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_scm.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_milfsm.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_dec.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_pcx_qmon.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_ctr5.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_dc_parity_gen.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_errctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ffu_ctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/cpx_spc_rpt.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_div_yreg.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_dctldp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_eclccr.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_incr64.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ffu_vis.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ffu_ctl_visctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_rf16x32.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_shft.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_lfsr5.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_tcl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_dctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_misctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_stb_rwdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_pcx_qmon.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecc_dec.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_aluadder64.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_thrfsm.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_tlu_penc64.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_tlb.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_mul_top.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/cpx_spc_buf.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_irf_register.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_mul_top.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_rndrob.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_rml_inc3.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_dcd.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_rf32x152b.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/synchronizer_asr.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_dcl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/cpx_spc_buf.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_byp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_tlu_zcmp64.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/cpx_spc_rpt.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecc.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_tlu_intdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_reg.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_incr46.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_par32.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_dctldp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/swrvr_clib.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_qctl2.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_hyperv.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_par16.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_mul_dp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/cmp_sram_redhdr.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/test_stub_scan.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_lfsr5.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/mul64.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_dctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_qdp2.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ffu_vis.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_dcd.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_milfsm.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_eclbyplog_rs1.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ffu_dp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_incr64.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_mul_cntl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/synchronizer_asr.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_stb_ctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_irf.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_rndrob.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_cmp35.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_imd.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_hyperv.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_dcdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_par32.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_swpla.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_tlu_dec64.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_fcl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_alulogic.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_byp_eccgen.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_errdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_tlu_dec64.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_swl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_wseldp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_misctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_pib.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_rrobin_picker.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_qdp2.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_rrobin_picker2.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_aluzcmp64.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_frf.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_prencoder16.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ffu_dp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_qdp1.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_aluor32.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_dcache_lfsr.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_mdqctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_icd.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_scm.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_par34.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_alu_16eql.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/test_stub_bist.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_rml_cwp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/cluster_header.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_incr46.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_divcntl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_stb_rwctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_tlbdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_par34.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_ifqdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_tdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_eccctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_div_32eql.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/swrvr_dlib.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_byp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_idct.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_stb_rwdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_dcdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ffu_part_add32.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_fdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_clk_cl_sparc_cmp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_rf32x80.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_rf16x32.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_ctr5.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_dcl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_tagdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_tlu_intdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_aluaddsub.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_rrobin_picker2.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_stb_ctldp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/swrvr_dlib.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_ifqdp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_div.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_aluadder64.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_addern_32.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_eclcomp7.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_cnt6.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ffu.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_tlu_intctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_mmu_dp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_stb_ctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_rml_inc3.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_sscan.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_dc_parity_gen.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_div_yreg.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_wseldp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_alu.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_rndrob.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_stb_ctldp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_icd.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_sscan.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_byp_eccgen.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_lru4.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_mul_cntl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_alulogic.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_invctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_eclcomp7.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/cmp_sram_redhdr.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_qctl1.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/cluster_header.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_aluaddsub.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_eccctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_frf.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ffu_ctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ffu_ctl_visctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_par16.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_eclbyplog.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_thrcmpl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_alu_16eql.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_mul_dp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_errdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_mmu_ctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_swl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_ifqctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_rf32x80.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ffu_part_add32.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_rrobin_picker.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_qctl1.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_cnt6.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_wb.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecc_dec.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_lru4.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_excpctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_mmu_dp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_invctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_fcl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_rml_cwp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_r_rf16x160.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_tlb.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_ecc.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_eclbyplog_rs1.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_div.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_aluspr.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_rml.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_pib.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_thrfsm.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/swrvr_clib.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_mbist.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_errctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_reg.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_dcache_lfsr.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_eclbyplog.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_tlu_zcmp64.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_aluor32.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/bw_clk_cl_sparc_cmp.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_mdqctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_aluzcmp64.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_tagdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_mbist.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_fdp.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_excpctl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_rf32x152b.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_rndrob.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/test_stub_scan.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_swpla.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_irf.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_addern_32.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/tlu_mmu_ctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_tlu_penc64.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_stb_rwctl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_ifu_imd.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_ifu_thrcmpl.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_aluspr.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_eclccr.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_alu.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/lsu_qctl2.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/tlu_tcl.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/bw_r_rf16x160.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/sparc_exu_shft.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/mul64.v
/home/ffazzino/s1_core/hdl/rtl/sparc_core/lsu_asi_decode.v
/home/fabrizio/s1_core/hdl/rtl/sparc_core/sparc_exu_ecl_wb.v
/home/ffazzino/s1_core/hdl/rtl/s1_top/rst_ctrl.v
/home/fabrizio/s1_core/hdl/rtl/s1_top/rst_ctrl.v
/home/ffazzino/s1_core/hdl/rtl/s1_top/int_ctrl.v
/home/fabrizio/s1_core/hdl/rtl/s1_top/int_ctrl.v
/home/ffazzino/s1_core/hdl/rtl/s1_top/spc2wbm.v
/home/fabrizio/s1_core/hdl/rtl/s1_top/spc2wbm.v
/home/ffazzino/s1_core/hdl/rtl/s1_top/s1_top.v
/home/fabrizio/s1_core/hdl/rtl/s1_top/s1_top.v
/home/ffazzino/s1_core/hdl/behav/testbench/mem_harness.v
/home/fabrizio/s1_core/hdl/behav/testbench/mem_harness.v
/home/ffazzino/s1_core/hdl/behav/testbench/testbench.v
/home/fabrizio/s1_core/hdl/behav/testbench/testbench.v
+incdir+/home/ffazzino/s1_core/hdl/rtl/s1_top
+incdir+/home/fabrizio/s1_core/hdl/rtl/s1_top
+define+FPGA_SYN
+define+FPGA_SYN
+define+FPGA_SYN_1THREAD
+define+FPGA_SYN_1THREAD
+define+FPGA_SYN_NO_SPU
+define+FPGA_SYN_NO_SPU
+define+DEBUG
+define+DEBUG

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.