URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Show entire file |
Details |
Blame |
View Log
Rev 134 |
Rev 135 |
Line 4... |
Line 4... |
// Generated File Do Not EDIT //
|
// Generated File Do Not EDIT //
|
// //
|
// //
|
// regen by adding -tb to gen_verilog script //
|
// regen by adding -tb to gen_verilog script //
|
// //
|
// //
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
opencores.org
|
opencores.org
|
Mos6502
|
Mos6502
|
cpu
|
cpu
|
def.design
|
def.design
|
|
|
|
|
|
|
|
|
|
|
addr
|
addr
|
wire
|
wire
|
CPU_ADD-10
|
CPU_ADD-10
|
|
|
|
|
|
|
|
|
prog_counter
|
prog_counter
|
wire
|
wire
|
CPU_ADD-10
|
CPU_ADD-10
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
alu_status
|
alu_status
|
|
|
|
|
|
|
|
|
|
|
clk
|
clk
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
reset
|
reset
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
enable
|
enable
|
|
|
|
|
|
|
|
|
|
|
addr
|
addr
|
|
|
|
|
|
|
|
|
|
|
addr
|
addr
|
|
|
|
|
|
|
|
|
|
|
|
|
prog_counter
|
prog_counter
|
|
|
|
|
|
|
|
|
|
|
prog_data
|
prog_data
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
rd
|
rd
|
|
|
|
|
|
|
|
|
|
|
rdata
|
rdata
|
|
|
|
|
|
|
|
|
|
|
wdata
|
wdata
|
|
|
|
|
|
|
|
|
|
|
wr
|
wr
|
|
|
|
|
|
|
|
|
|
|
nmi
|
nmi
|
|
|
|
|
|
|
|
|
|
|
pg0_add
|
pg0_add
|
|
|
|
|
|
|
|
|
|
|
pg0_data
|
pg0_data
|
|
|
|
|
|
|
|
|
|
|
pg0_rd
|
pg0_rd
|
|
|
|
|
|
|
|
|
|
|
pg0_wr
|
pg0_wr
|
|
|
|
|
|
|
|
|
|
|
prog_counter
|
prog_counter
|
|
|
|
|
|
|
|
|
|
|
prog_data
|
prog_data
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
vec_int
|
vec_int
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
stk_push
|
stk_push
|
|
|
|
|
|
|
|
|
|
|
|
|
stk_push_data
|
stk_push_data
|
|
|
|
|
|
|
|
|
|
|
|
|
stk_pull
|
stk_pull
|
|
|
|
|
|
|
|
|
|
|
|
|
stk_pull_data
|
stk_pull_data
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
core
|
core
|
|
|
|
|
VEC_TABLE
|
VEC_TABLE
|
BOOT_VEC
|
BOOT_VEC
|
|
|
|
|
|
|
|
|
stack_ram
|
stack_ram
|
|
|
|
|
STACK_RAM_WIDTH
|
STACK_RAM_WIDTH
|
STACK_RAM_SIZE
|
STACK_RAM_SIZE
|
STACK_RAM_WORDS
|
STACK_RAM_WORDS
|
|
|
|
|
|
|
|
|
prog_rom
|
prog_rom
|
|
|
|
|
PROG_ROM_WIDTH
|
PROG_ROM_WIDTH
|
PROG_ROM_ADD
|
PROG_ROM_ADD
|
PROG_ROM_WORDS
|
PROG_ROM_WORDS
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.