Line 25... |
Line 25... |
// You should have received a copy of the GNU Lesser General //
|
// You should have received a copy of the GNU Lesser General //
|
// Public License along with this source; if not, download it //
|
// Public License along with this source; if not, download it //
|
// from http://www.opencores.org/lgpl.shtml //
|
// from http://www.opencores.org/lgpl.shtml //
|
// //
|
// //
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
io
|
io
|
io_uart
|
io_uart
|
rxtx default
|
rxtx
|
|
|
|
|
|
|
|
|
|
|
slave_clk
|
slave_clk
|
|
|
|
|
|
|
|
|
|
|
clk
|
|
clk
|
clk
|
|
clk
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
slave_reset
|
slave_reset
|
|
|
|
|
|
|
|
|
|
|
reset
|
|
reset
|
reset
|
|
reset
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
mb
|
mb
|
|
|
|
|
little
|
|
8
|
|
|
|
|
|
|
rdata
|
rdata
|
|
|
rdata
|
rdata
|
wire
|
wire
|
70
|
70
|
|
|
|
|
|
|
|
|
|
addr
|
addr
|
|
|
addr
|
addr
|
30
|
30
|
|
|
|
|
|
|
|
|
wdata
|
wdata
|
|
|
wdata
|
wdata
|
70
|
70
|
|
|
|
|
|
|
|
|
|
|
rd
|
rd
|
|
|
rd
|
rd
|
|
|
|
|
|
|
|
|
wr
|
wr
|
|
|
wr
|
wr
|
|
|
|
|
|
|
|
|
cs
|
cs
|
|
|
cs
|
cs
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
little
|
|
8
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_registers
|
|
102.1
|
|
common
|
|
none
|
|
./tools/regtool/gen_registers
|
|
|
|
|
|
bus_intf
|
|
mb
|
|
|
|
|
|
dest_dir
|
|
../verilog
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog
|
|
104.0
|
|
none
|
|
common
|
|
./tools/verilog/gen_verilog
|
|
|
|
|
|
destination
|
|
io_uart_rxtx
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_registers
|
|
102.1
|
|
:*common:*
|
|
none
|
|
tools/regtool/gen_registers
|
|
|
|
|
|
bus_intf
|
|
mb
|
|
|
|
|
|
dest_dir
|
|
../verilog
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog
|
|
104.0
|
|
none
|
|
:*common:*
|
|
tools/verilog/gen_verilog
|
|
|
|
|
|
destination
|
|
io_uart_rxtx
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
../verilog/top.body
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
fs-common
|
|
|
|
|
|
|
../verilog/copyright.v
|
../verilog/top.body
|
verilogSourceinclude
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
../verilog/common/io_uart_rxtx
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
mb
|
fs-sim
|
../verilog/io_uart_rxtx_mb
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
../verilog/copyright.v
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/common/io_uart_rxtx
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
mb
|
|
../verilog/io_uart_rxtx_mb
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
|
|
|
|
spirit:library="io"
|
|
spirit:name="io_uart"
|
|
spirit:version="rxtx.design"/>
|
|
|
|
|
|
|
|
|
|
|
|
verilog
|
|
|
Hierarchical
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="verilog"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
Hierarchical
|
|
|
|
|
commoncommon
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
verilog
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="verilog"/>
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
|
|
common:*common:*
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
PRESCALE5'b01100
|
|
PRE_SIZE5
|
|
DIV0
|
|
TX_FIFO_SIZE3
|
|
TX_FIFO_WORDS8
|
|
RX_FIFO_SIZE3
|
|
RX_FIFO_WORDS8
|
|
|
|
|
|
|
|
|
|
|
|
|
|
enable
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
|
cts_pad_in
|
|
wire
|
|
in
|
|
|
|
|
|
rts_pad_out
|
|
wire
|
|
out
|
|
|
|
|
|
rx_irq
|
|
reg
|
|
out
|
|
|
|
|
|
tx_irq
|
enable
|
reg
|
wire
|
out
|
in
|
|
|
|
|
|
|
|
|
|
clk
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
reset
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
cs
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
rd
|
|
wire
|
mb
|
in
|
8
|
|
|
|
mb
|
|
0x00
|
|
|
|
|
wr
|
mb_microbus
|
wire
|
0x10
|
in
|
8
|
|
|
|
|
|
|
addr
|
xmit_data
|
wire
|
0x0
|
in
|
8
|
30
|
write-only
|
|
|
|
|
|
|
|
rcv_data
|
|
0x2
|
|
8
|
|
read-only
|
|
|
|
|
|
|
wdata
|
|
wire
|
|
in
|
|
70
|
|
|
|
|
|
|
cntrl
|
|
0x4
|
|
8
|
|
read-write
|
|
|
|
|
|
|
rdata
|
status
|
wire
|
0x6
|
out
|
8
|
70
|
read-only
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
cts_pad_in
|
|
wire
|
|
in
|
|
|
|
|
|
rts_pad_out
|
|
wire
|
|
out
|
|
|
|
|
|
rx_irq
|
|
reg
|
|
out
|
|
|
|
|
|
tx_irq
|
|
reg
|
|
out
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
mb
|
|
8
|
|
|
|
mb
|
|
0x00
|
|
|
|
|
|
mb_microbus
|
|
0x10
|
|
8
|
|
|
|
|
|
|
|
xmit_data
|
|
0x0
|
|
8
|
|
write-only
|
|
|
|
|
|
|
|
rcv_data
|
|
0x2
|
|
8
|
|
read-only
|
|
|
|
|
|
|
|
|
|
cntrl
|
|
0x4
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
status
|
|
0x6
|
|
8
|
|
read-only
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|