Line 25... |
Line 25... |
// You should have received a copy of the GNU Lesser General //
|
// You should have received a copy of the GNU Lesser General //
|
// Public License along with this source; if not, download it //
|
// Public License along with this source; if not, download it //
|
// from http://www.opencores.org/lgpl.shtml //
|
// from http://www.opencores.org/lgpl.shtml //
|
// //
|
// //
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
logic
|
logic
|
disp_io
|
disp_io
|
jtag default
|
jtag
|
|
|
|
|
|
|
|
|
slave_clk
|
slave_clk
|
|
|
|
|
|
|
|
|
|
|
clk
|
|
clk
|
clk
|
|
clk
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
slave_reset
|
slave_reset
|
|
|
|
|
|
|
|
|
|
|
reset
|
|
reset
|
reset
|
|
reset
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
slave_enable
|
|
|
|
|
|
|
|
|
|
|
|
|
|
enable
|
|
enable
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog
|
|
104.0
|
|
none
|
|
common
|
|
./tools/verilog/gen_verilog
|
|
|
|
|
|
destination
|
|
disp_io_jtag
|
|
|
|
|
|
|
|
|
|
|
btn_pad
|
|
|
|
|
|
|
|
|
|
|
|
|
|
pad_in
|
|
btn_pad_in
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
sw_pad
|
|
|
|
|
|
|
|
|
|
|
|
|
|
pad_in
|
|
sw_pad_in
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
led_pad
|
|
|
|
|
|
|
|
|
|
|
|
|
|
pad_out
|
|
led_pad_out
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
seg_pad
|
|
|
|
|
|
|
|
|
|
|
|
|
|
pad_out
|
|
seg_pad_out
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
|
|
|
|
spirit:library="logic"
|
|
spirit:name="disp_io"
|
|
spirit:version="jtag.design"/>
|
|
|
|
|
|
|
dp_pad
|
|
|
|
|
|
|
|
|
|
|
|
|
|
pad_out
|
|
dp_pad_out
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
verilog
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="verilog"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
an_pad
|
|
|
|
|
|
|
|
|
|
|
|
|
|
pad_out
|
|
an_pad_out
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
commoncommon
|
|
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
|
|
Verilog
|
|
|
jtag
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
|
|
Verilog
|
|
|
test_logic_reset
|
|
test_logic_reset_o
|
fs-syn
|
|
|
|
|
|
|
|
|
|
|
capture_dr
|
|
capture_dr_o
|
|
|
|
|
|
|
|
shift_dr
|
|
|
|
shift_dr_o
|
|
|
|
|
|
|
|
|
|
update_dr_clk
|
|
update_dr_clk_o
|
|
|
|
|
|
|
|
|
|
tdi
|
|
tdi_o
|
|
|
|
|
|
|
|
|
|
tdo
|
|
|
|
tdo_i
|
|
|
|
|
|
|
|
|
doc
|
select
|
|
|
|
select_o
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
shiftcapture_dr_clk
|
|
|
|
shiftcapture_dr_clk_o
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
PosD
|
|
wire
|
|
in
|
|
150
|
|
|
|
|
|
PosL
|
|
wire
|
|
in
|
|
70
|
|
|
|
|
|
PosB
|
|
reg
|
|
out
|
|
30
|
|
|
|
|
|
PosS
|
|
reg
|
|
out
|
|
70
|
|
|
|
|
|
btn_pad_in
|
|
wire
|
|
in
|
|
30
|
|
|
|
|
|
sw_pad_in
|
|
wire
|
|
in
|
|
70
|
|
|
|
|
|
led_pad_out
|
|
reg
|
|
out
|
|
70
|
|
|
|
|
|
seg_pad_out
|
|
reg
|
|
out
|
|
60
|
|
|
|
|
|
dp_pad_out
|
|
reg
|
gen_verilog
|
out
|
104.0
|
|
none
|
|
:*common:*
|
|
tools/verilog/gen_verilog
|
|
|
|
|
|
destination
|
|
disp_io_jtag
|
|
|
|
|
|
|
|
|
an_pad_out
|
|
reg
|
|
out
|
|
30
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
../verilog/top.jtag
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
Hierarchical
|
|
|
|
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/common/disp_io_jtag
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
Hierarchical
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
verilog
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="verilog"/>
|
|
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/common/disp_io_jtag
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
common:*common:*
|
|
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
|
|
Verilog
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
clk
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
reset
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
|
enable
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
|
|
|
|
|
PosD
|
|
wire
|
|
in
|
|
150
|
|
|
|
|
|
PosL
|
|
wire
|
|
in
|
|
70
|
|
|
|
|
|
PosB
|
|
reg
|
|
out
|
|
30
|
|
|
|
|
|
PosS
|
|
reg
|
|
out
|
|
70
|
|
|
|
|
|
btn_pad_in
|
|
wire
|
|
in
|
|
30
|
|
|
|
|
|
sw_pad_in
|
|
wire
|
|
in
|
|
70
|
|
|
|
|
|
led_pad_out
|
|
reg
|
|
out
|
|
70
|
|
|
|
|
|
seg_pad_out
|
|
reg
|
|
out
|
|
60
|
|
|
|
|
|
dp_pad_out
|
|
reg
|
|
out
|
|
|
|
|
|
an_pad_out
|
|
reg
|
|
out
|
|
30
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
../verilog/top.jtag
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/common/disp_io_jtag
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/common/disp_io_jtag
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|