URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Show entire file |
Details |
Blame |
View Log
Rev 131 |
Rev 135 |
Line 25... |
Line 25... |
// You should have received a copy of the GNU Lesser General //
|
// You should have received a copy of the GNU Lesser General //
|
// Public License along with this source; if not, download it //
|
// Public License along with this source; if not, download it //
|
// from http://www.opencores.org/lgpl.shtml //
|
// from http://www.opencores.org/lgpl.shtml //
|
// //
|
// //
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
wishbone
|
wishbone
|
model
|
model
|
monitor default
|
monitor
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
dest_dir../verilog/sim/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
verilog
|
|
verilog
|
|
model_monitor
|
|
|
|
|
|
ADD_WIDTH
|
|
8
|
|
|
|
|
|
DATAWIDTH
|
|
32
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
dest_dir../verilog/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
rtl
|
|
verilog:Kactus2:
|
|
verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
TEST_NAME"unspecified"
|
|
INSTANCE"none"
|
|
ADD_WIDTH32
|
|
DATA_WIDTH32
|
|
|
|
|
|
|
|
|
|
clk
|
|
wire
|
|
in
|
|
|
|
|
|
reset
|
|
wire
|
|
in
|
|
|
|
|
|
wb_adr
|
|
wire
|
|
in
|
|
ADD_WIDTH-10
|
|
|
|
|
|
wb_ack
|
|
wire
|
|
in
|
|
|
|
|
|
wb_err
|
|
wire
|
|
in
|
|
|
|
|
|
wb_cyc
|
|
wire
|
|
in
|
|
|
|
|
|
wb_stb
|
|
wire
|
|
in
|
|
|
|
|
|
wb_we
|
TEST_NAME"unspecified"
|
wire
|
INSTANCE"none"
|
in
|
ADD_WIDTH32
|
|
DATA_WIDTH32
|
|
|
|
|
|
|
|
|
|
clk
|
wb_read
|
wire
|
wire
|
in
|
in
|
|
DATA_WIDTH-10
|
|
|
|
|
reset
|
wb_write
|
wire
|
wire
|
in
|
in
|
|
DATA_WIDTH-10
|
|
|
|
|
wb_adr
|
|
wire
|
|
in
|
|
ADD_WIDTH-10
|
|
|
|
|
|
wb_ack
|
wb_sel
|
wire
|
wire
|
in
|
in
|
|
30
|
|
|
|
|
wb_err
|
|
wire
|
|
in
|
|
|
|
|
|
wb_cyc
|
|
wire
|
|
in
|
|
|
|
|
|
wb_stb
|
|
wire
|
|
in
|
|
|
|
|
|
wb_we
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
wb_read
|
|
wire
|
dest_dir../verilog/sim/
|
in
|
verilogSourcelibraryDir
|
DATA_WIDTH-10
|
|
|
|
|
|
wb_write
|
|
wire
|
|
in
|
|
DATA_WIDTH-10
|
|
|
|
|
|
|
|
wb_sel
|
|
wire
|
|
in
|
|
30
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
dest_dir../verilog/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.