Line 25... |
Line 25... |
// You should have received a copy of the GNU Lesser General //
|
// You should have received a copy of the GNU Lesser General //
|
// Public License along with this source; if not, download it //
|
// Public License along with this source; if not, download it //
|
// from http://www.opencores.org/lgpl.shtml //
|
// from http://www.opencores.org/lgpl.shtml //
|
// //
|
// //
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
Testbench
|
Testbench
|
ps2_host
|
ps2_host
|
def default
|
def
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog_sim
|
gen_verilog_sim
|
104.0
|
104.0
|
none
|
none
|
:*Simulation:*
|
:*Simulation:*
|
./tools/verilog/gen_verilog
|
tools/verilog/gen_verilog
|
|
|
|
|
destination
|
destination
|
ps2_host_def
|
ps2_host_def
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog_syn
|
gen_verilog_syn
|
104.0
|
104.0
|
none
|
none
|
:*Synthesis:*
|
:*Synthesis:*
|
./tools/verilog/gen_verilog
|
tools/verilog/gen_verilog
|
|
|
|
|
destination
|
destination
|
ps2_host_def
|
ps2_host_def
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
|
Hierarchical
|
spirit:library="Testbench"
|
|
spirit:name="ps2_host"
|
|
spirit:version="def.design"/>
|
|
|
|
|
|
|
|
|
|
verilog
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="verilog"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
Hierarchical
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
verilog
|
Verilog
|
|
|
|
|
ipxact:library="Testbench"
|
fs-sim
|
ipxact:name="toolflow"
|
|
ipxact:version="verilog"/>
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
Verilog
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
clk
|
|
wire
|
syn:*Synthesis:*
|
in
|
Verilog
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
reset
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
busy
|
|
wire
|
|
in
|
|
|
|
|
|
rx_read
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
|
rx_full
|
clk
|
wire
|
wire
|
in
|
in
|
|
|
|
|
rx_parity_error
|
reset
|
wire
|
wire
|
in
|
in
|
|
|
|
|
rx_parity_rcv
|
|
wire
|
|
in
|
|
|
|
|
|
rx_parity_cal
|
busy
|
wire
|
wire
|
in
|
in
|
|
|
|
|
tx_ack_error
|
rx_read
|
wire
|
wire
|
in
|
in
|
|
|
|
|
rx_frame_error
|
|
wire
|
|
in
|
|
|
|
|
|
rx_clr
|
rx_full
|
reg
|
wire
|
out
|
in
|
|
|
|
|
tx_write
|
rx_parity_error
|
reg
|
wire
|
out
|
in
|
|
|
|
|
|
rx_parity_rcv
|
|
wire
|
|
in
|
|
|
|
|
|
rx_parity_cal
|
tx_data
|
wire
|
reg
|
in
|
out70
|
|
|
|
|
|
|
tx_ack_error
|
|
wire
|
|
in
|
|
|
|
|
|
rx_frame_error
|
rx_data
|
wire
|
wire
|
in
|
in70
|
|
|
|
|
|
|
rx_clr
|
|
reg
|
|
out
|
|
|
|
|
|
tx_write
|
|
reg
|
|
out
|
|
|
|
|
|
|
|
|
|
|
|
tx_data
|
|
reg
|
|
out70
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
rx_data
|
|
wire
|
|
in70
|
|
|
|
|
|
|
|
|
../verilog/logic
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
../verilog/tasks
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/sim/ps2_host_def
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
dest_dir../views/sim/
|
|
verilogSourcelibraryDir
|
../verilog/logic
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
../verilog/tasks
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
../verilog/logic
|
../verilog/sim/ps2_host_def
|
verilogSourcefragment
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
dest_dir../views/sim/
|
../verilog/syn/ps2_host_def
|
verilogSourcelibraryDir
|
verilogSourcemodule
|
|
|
|
|
|
|
|
dest_dir../views/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
../verilog/logic
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/syn/ps2_host_def
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
dest_dir../views/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|