URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Show entire file |
Details |
Blame |
View Log
Rev 131 |
Rev 135 |
Line 4... |
Line 4... |
// Generated File Do Not EDIT //
|
// Generated File Do Not EDIT //
|
// //
|
// //
|
// regen by adding -tb to gen_verilog script //
|
// regen by adding -tb to gen_verilog script //
|
// //
|
// //
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
opencores.org
|
opencores.org
|
cde
|
cde
|
serial
|
serial
|
xmit_dutg.design
|
xmit_dutg.design
|
|
|
|
|
|
|
buffer_empty
|
buffer_empty
|
|
|
|
|
|
|
|
|
|
|
clk
|
clk
|
|
|
|
|
|
|
|
|
|
|
data
|
data
|
|
|
|
|
|
|
|
|
|
|
edge_enable
|
edge_enable
|
|
|
|
|
|
|
|
|
|
|
load
|
load
|
|
|
|
|
|
|
|
|
|
|
parity_enable
|
parity_enable
|
|
|
|
|
|
|
|
|
|
|
parity_force
|
parity_force
|
|
|
|
|
|
|
|
|
|
|
parity_type
|
parity_type
|
|
|
|
|
|
|
|
|
|
|
reset
|
reset
|
|
|
|
|
|
|
|
|
|
|
ser_out
|
ser_out
|
|
|
|
|
|
|
|
|
|
|
start_value
|
start_value
|
|
|
|
|
|
|
|
|
|
|
stop_value
|
stop_value
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
dut
|
dut
|
|
|
|
|
WIDTH
|
WIDTH
|
SIZE
|
SIZE
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2025
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.