URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Show entire file |
Details |
Blame |
View Log
Rev 134 |
Rev 135 |
Line 1... |
Line 1... |
|
|
|
|
|
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
cde
|
cde
|
sram
|
sram
|
byte default
|
byte
|
|
|
|
|
|
|
|
|
|
|
|
slave_clk
|
|
|
|
|
|
|
|
|
gen_verilog
|
|
104.0
|
|
none
|
|
common
|
|
./tools/verilog/gen_verilog
|
clk
|
|
clk
|
|
|
destination
|
|
sram_byte
|
|
|
|
|
|
|
|
|
|
|
|
|
mem
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
cs
|
|
cs
|
|
|
|
|
|
|
|
|
|
wr
|
|
wr
|
|
|
|
|
|
|
|
|
|
rd
|
|
rd
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
verilog
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="verilog"/>
|
|
|
|
|
|
|
|
|
|
commoncommon
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
|
|
Verilog
|
|
|
gen_verilog
|
|
104.0
|
fs-syn
|
none
|
|
:*common:*
|
|
tools/verilog/gen_verilog
|
|
|
|
|
|
destination
|
|
sram_byte
|
|
|
|
|
|
|
|
|
|
|
|
|
lintlint
|
|
|
|
Verilog
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
clk
|
|
wire
|
|
in
|
|
|
|
|
|
cs
|
|
wire
|
|
in
|
verilog
|
|
verilog
|
|
cde_sram_byte
|
|
|
|
|
|
ADDR
|
|
8
|
|
|
|
|
|
WIDTH
|
|
8
|
|
|
|
|
|
WORDS
|
|
256
|
|
|
|
|
|
WRITETHRU
|
|
1
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
wr
|
|
wire
|
|
in
|
|
|
|
|
|
rd
|
|
wire
|
|
in
|
|
|
|
|
|
be
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
addr
|
|
wire
|
|
in
|
|
ADDR-10
|
|
|
|
|
|
|
|
wdata
|
|
wire
|
rtl
|
in
|
verilog:Kactus2:
|
70
|
verilog
|
|
|
|
|
|
verilog
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="verilog"/>
|
|
|
|
|
|
|
rdata
|
|
reg
|
common:*common:*
|
out
|
Verilog
|
70
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
|
|
Verilog
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
|
|
lint:*Lint:*
|
|
|
|
Verilog
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
../verilog/sram_byte
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
clk
|
|
wire
|
../verilog/common/sram_byte
|
in
|
verilogSourcemodule
|
|
|
|
|
|
|
cs
|
|
wire
|
|
in
|
|
|
|
|
|
wr
|
|
wire
|
|
in
|
|
|
|
|
|
rd
|
dest_dir../views/sim/
|
wire
|
verilogSourcelibraryDir
|
in
|
|
|
|
|
|
be
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
addr
|
fs-syn
|
wire
|
|
in
|
|
ADDR-10
|
|
|
|
|
|
|
|
wdata
|
|
wire
|
../verilog/copyright
|
in
|
verilogSourceinclude
|
70
|
|
|
|
|
|
rdata
|
|
reg
|
../verilog/common/sram_byte
|
out
|
verilogSourcemodule
|
70
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
dest_dir../views/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
dest_dir../views/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
../verilog/sram_byte
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/common/sram_byte
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
dest_dir../views/sim/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
|
../verilog/common/sram_byte
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
dest_dir../views/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
|
|
dest_dir../views/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.