URL
https://opencores.org/ocsvn/sockit_owm/sockit_owm/trunk
[/] [sockit_owm/] [trunk/] [README] - Diff between revs 3 and 4
Show entire file |
Details |
Blame |
View Log
Rev 3 |
Rev 4 |
Line 1... |
Line 1... |
1-wire (onewire) master, with Altera tools integration
|
1-wire (onewire) master, with Altera tools integration
|
|
|
This IP implements the 1-wire communication protocol (http://en.wikipedia.org/wiki/1-Wire).
|
This IP implements the 1-wire communication protocol (http://en.wikipedia.org/wiki/1-Wire).
|
A more detailed documentation is provided in "onewire.odt".
|
A more detailed documentation is provided in "doc/sockit_owm.odt".
|
|
|
RTL features:
|
RTL features:
|
- small RTL, should fit into a CPLD
|
- small RTL, should fit into a CPLD
|
- Avalon MM bus, Wishbone compatible with a simple wraper
|
- Avalon MM bus, Wishbone compatible with a simple adapter
|
- timed reset, presence, write/read bit transfers
|
- timed reset, presence, write/read bit transfers
|
- overdrive (untested)
|
- overdrive
|
- power supply (strong pull-up) (untested)
|
- power supply (strong pull-up)
|
|
|
SOPC Builder integration
|
SOPC Builder integration
|
|
|
Nios II EDS integration:
|
Nios II EDS integration:
|
- port of the 1-wire open domain kit version 3.10
|
- port of the 1-wire open domain kit version 3.10b
|
- interrup driven or polling driver
|
- interrup driven or polling driver
|
- uCOS-II support (untested)
|
- uCOS-II support (only partially tested)
|
- uCOS-II support (only partially tested)
|
- uCOS-II support (only partially tested)
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.