OpenCores
URL https://opencores.org/ocsvn/t6507lp/t6507lp/trunk

Subversion Repositories t6507lp

[/] [t6507lp/] [trunk/] [rtl/] [verilog/] [vga_controller.v] - Diff between revs 232 and 233

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 232 Rev 233
Line 42... Line 42...
////                                                                    ////
////                                                                    ////
////////////////////////////////////////////////////////////////////////////
////////////////////////////////////////////////////////////////////////////
 
 
`include "timescale.v"
`include "timescale.v"
 
 
module vga_controller ( reset_n, clk_50, pixel, vert_counter, SW, VGA_R, VGA_G, VGA_B, LEDR, VGA_VS, VGA_HS, clk_358);
module vga_controller ( reset_n, clk_50, pixel, read_data, SW, VGA_R, VGA_G, VGA_B, LEDR, VGA_VS, VGA_HS, read_addr);
 
 
input reset_n;
input reset_n;
input clk_50;
input clk_50;
input [8:0] SW;
input [8:0] SW;
input [11:0] pixel;
input [2:0] pixel;
input [4:0] vert_counter;
input [2:0] read_data;
output reg [3:0] VGA_R;
output reg [3:0] VGA_R;
output reg [3:0] VGA_G;
output reg [3:0] VGA_G;
output reg [3:0] VGA_B;
output reg [3:0] VGA_B;
output [9:0] LEDR;
output [9:0] LEDR;
output reg VGA_VS;
output reg VGA_VS;
output reg VGA_HS;
output reg VGA_HS;
input clk_358;
output reg [10:0] read_addr;
 
 
reg clk_25;
reg clk_25;
reg [9:0] hc;
reg [9:0] hc;
reg [9:0] vc;
reg [9:0] vc;
reg vsenable;
reg vsenable;
wire vidon;
wire vidon;
 
 
 
reg [11:0] vid_data;
 
 
assign LEDR[8:0] = SW;
assign LEDR[8:0] = SW;
assign LEDR[9] = reset_n;
assign LEDR[9] = reset_n;
 
 
always @ (posedge clk_50 or negedge reset_n)
always @ (posedge clk_50 or negedge reset_n)
begin
begin
Line 139... Line 141...
                        VGA_VS <= 1;
                        VGA_VS <= 1;
                end
                end
        end
        end
end
end
 
 
reg [11:0] pixel_reg;
 
 
 
always @ (posedge clk_358 or negedge reset_n) begin
 
        if (!reset_n) begin
 
                pixel_reg <= 12'd0;
 
        end
 
        else begin
 
                pixel_reg <= pixel;
 
        end
 
end
 
 
 
always @ (posedge clk_25) begin
always @ (posedge clk_25) begin
 
        //if (reset_n == 1'b0) begin
        VGA_R[0] <= 0;
        VGA_R[0] <= 0;
        VGA_G[0] <= 0;
        VGA_G[0] <= 0;
        VGA_B[0] <= 0;
        VGA_B[0] <= 0;
        VGA_R[1] <= 0;
        VGA_R[1] <= 0;
        VGA_G[1] <= 0;
        VGA_G[1] <= 0;
Line 163... Line 155...
        VGA_G[2] <= 0;
        VGA_G[2] <= 0;
        VGA_B[2] <= 0;
        VGA_B[2] <= 0;
        VGA_R[3] <= 0;
        VGA_R[3] <= 0;
        VGA_G[3] <= 0;
        VGA_G[3] <= 0;
        VGA_B[3] <= 0;
        VGA_B[3] <= 0;
 
        //end
 
        //else
        if (vidon == 1) begin
        if (vidon == 1) begin
                VGA_R[0] <= pixel_reg[0];
                if (hc < 480 && vc < 400) begin
                VGA_R[1] <= pixel_reg[1];
                        VGA_R[0] <= vid_data[0];
                VGA_R[2] <= pixel_reg[2];
                        VGA_R[1] <= vid_data[1];
                VGA_R[3] <= pixel_reg[3];
                        VGA_R[2] <= vid_data[2];
                VGA_G[0] <= pixel_reg[4];
                        VGA_R[3] <= vid_data[3];
                VGA_G[1] <= pixel_reg[5];
                        VGA_G[0] <= vid_data[4];
                VGA_G[2] <= pixel_reg[6];
                        VGA_G[1] <= vid_data[5];
                VGA_G[3] <= pixel_reg[7];
                        VGA_G[2] <= vid_data[6];
                VGA_B[0] <= pixel_reg[8];
                        VGA_G[3] <= vid_data[7];
                VGA_B[1] <= pixel_reg[9];
                        VGA_B[0] <= vid_data[8];
                VGA_B[2] <= pixel_reg[10];
                        VGA_B[1] <= vid_data[9];
                VGA_B[3] <= pixel_reg[11];
                        VGA_B[2] <= vid_data[10];
 
                        VGA_B[3] <= vid_data[11];
 
                end
 
        end
 
end
 
 
 
always @ (*) begin
 
        if (hc < 400 && vc < 480) begin
 
                read_addr = hc/10 + (vc/10)*48;
 
 
 
                //case (read_data)
 
                //      default: begin
 
                                vid_data = 12'd10;
 
                //      end
 
                //endcase
 
        end
 
        else begin
 
                read_addr = 10'd0;
 
                vid_data = 12'b101010101010;
        end
        end
 
 
end
end
 
 
assign vidon = (hc < 640 && vc < 480) ? 1 : 0;
assign vidon = (hc < 640 && vc < 480) ? 1 : 0;
 
 
endmodule
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.