OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [slaveController/] [slaveDirectcontrol.v] - Diff between revs 2 and 5

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 2 Rev 5
Line 1... Line 1...
//--------------------------------------------------------------------------------------------------
 
//
//////////////////////////////////////////////////////////////////////
// Title       : No Title
////                                                              ////
// Design      : usbhostslave
//// slaveDirectControl
// Author      : Steve
////                                                              ////
// Company     : Base2Designs
//// This file is part of the usbhostslave opencores effort.
//
//// http://www.opencores.org/cores/usbhostslave/                 ////
//-------------------------------------------------------------------------------------------------
////                                                              ////
 
//// Module Description:                                          ////
 
//// 
 
////                                                              ////
 
//// To Do:                                                       ////
 
//// 
 
////                                                              ////
 
//// Author(s):                                                   ////
 
//// - Steve Fielding, sfielding@base2designs.com                 ////
 
////                                                              ////
 
//////////////////////////////////////////////////////////////////////
 
////                                                              ////
 
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
 
////                                                              ////
 
//// This source file may be used and distributed without         ////
 
//// restriction provided that this copyright statement is not    ////
 
//// removed from the file and that any derivative work contains  ////
 
//// the original copyright notice and the associated disclaimer. ////
 
////                                                              ////
 
//// This source file is free software; you can redistribute it   ////
 
//// and/or modify it under the terms of the GNU Lesser General   ////
 
//// Public License as published by the Free Software Foundation; ////
 
//// either version 2.1 of the License, or (at your option) any   ////
 
//// later version.                                               ////
 
////                                                              ////
 
//// This source is distributed in the hope that it will be       ////
 
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
 
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
 
//// PURPOSE. See the GNU Lesser General Public License for more  ////
 
//// details.                                                     ////
 
////                                                              ////
 
//// You should have received a copy of the GNU Lesser General    ////
 
//// Public License along with this source; if not, download it   ////
 
//// from http://www.opencores.org/lgpl.shtml                     ////
 
////                                                              ////
 
//////////////////////////////////////////////////////////////////////
//
//
// File        : c:\projects\USBHostSlave\Aldec\usbhostslave\usbhostslave\compile\slaveDirectcontrol.v
// $Id: slaveDirectcontrol.v,v 1.2 2004-12-18 14:36:20 sfielding Exp $
// Generated   : 06/05/04 05:59:19
 
// From        : c:\projects\USBHostSlave\RTL\slaveController\slaveDirectcontrol.asf
 
// By          : FSM2VHDL ver. 4.0.3.8
 
//
//
//-------------------------------------------------------------------------------------------------
// CVS Revision History
//
//
// Description : 
// $Log: not supported by cvs2svn $
//
//
//-------------------------------------------------------------------------------------------------
 
 
 
`timescale 1ns / 1ps
`timescale 1ns / 1ps
`include "usbSerialInterfaceEngine_h.v"
`include "usbSerialInterfaceEngine_h.v"
 
 
module slaveDirectControl (SCTxPortCntl, SCTxPortData, SCTxPortGnt, SCTxPortRdy, SCTxPortReq, SCTxPortWEn, clk, directControlEn, directControlLineState, rst);
module slaveDirectControl (clk, directControlEn, directControlLineState, rst, SCTxPortCntl, SCTxPortData, SCTxPortGnt, SCTxPortRdy, SCTxPortReq, SCTxPortWEn);
input   SCTxPortGnt;
 
input   SCTxPortRdy;
 
input   clk;
input   clk;
input   directControlEn;
input   directControlEn;
input   [1:0] directControlLineState;
input   [1:0] directControlLineState;
input   rst;
input   rst;
 
input   SCTxPortGnt;
 
input   SCTxPortRdy;
output  [7:0] SCTxPortCntl;
output  [7:0] SCTxPortCntl;
output  [7:0] SCTxPortData;
output  [7:0] SCTxPortData;
output  SCTxPortReq;
output  SCTxPortReq;
output  SCTxPortWEn;
output  SCTxPortWEn;
 
 
 
wire    clk;
 
wire    directControlEn;
 
wire    [1:0]directControlLineState;
 
wire    rst;
reg     [7:0] SCTxPortCntl, next_SCTxPortCntl;
reg     [7:0] SCTxPortCntl, next_SCTxPortCntl;
reg     [7:0] SCTxPortData, next_SCTxPortData;
reg     [7:0] SCTxPortData, next_SCTxPortData;
wire    SCTxPortGnt;
wire    SCTxPortGnt;
wire    SCTxPortRdy;
wire    SCTxPortRdy;
reg     SCTxPortReq, next_SCTxPortReq;
reg     SCTxPortReq, next_SCTxPortReq;
reg     SCTxPortWEn, next_SCTxPortWEn;
reg     SCTxPortWEn, next_SCTxPortWEn;
wire    clk;
 
wire    directControlEn;
 
wire    [1:0] directControlLineState;
 
wire    rst;
 
 
 
// BINARY ENCODED state machine: slvDrctCntl
// BINARY ENCODED state machine: slvDrctCntl
// State codes definitions:
// State codes definitions:
`define START_SDC 3'b000
`define START_SDC 3'b000
`define CHK_DRCT_CNTL 3'b001
`define CHK_DRCT_CNTL 3'b001
Line 53... Line 83...
`define DRCT_CNTL_WAIT_RDY 3'b100
`define DRCT_CNTL_WAIT_RDY 3'b100
`define IDLE_FIN 3'b101
`define IDLE_FIN 3'b101
`define IDLE_WAIT_GNT 3'b110
`define IDLE_WAIT_GNT 3'b110
`define IDLE_WAIT_RDY 3'b111
`define IDLE_WAIT_RDY 3'b111
 
 
reg [2:0] CurrState_slvDrctCntl;
reg [2:0]CurrState_slvDrctCntl, NextState_slvDrctCntl;
reg [2:0] NextState_slvDrctCntl;
 
 
 
// Diagram actions (continuous assignments allowed only: assign ...)
// Diagram actions (continuous assignments allowed only: assign ...)
// diagram ACTION
// diagram ACTION
 
 
 
 
//--------------------------------------------------------------------
 
// Machine: slvDrctCntl
// Machine: slvDrctCntl
//--------------------------------------------------------------------
 
//----------------------------------
 
// NextState logic (combinatorial)
// NextState logic (combinatorial)
//----------------------------------
always @ (directControlEn or SCTxPortGnt or SCTxPortRdy or directControlLineState or SCTxPortCntl or SCTxPortData or SCTxPortWEn or SCTxPortReq or CurrState_slvDrctCntl)
always @ (directControlLineState or directControlEn or SCTxPortGnt or SCTxPortRdy or SCTxPortReq or SCTxPortWEn or SCTxPortData or SCTxPortCntl or CurrState_slvDrctCntl)
begin
begin : slvDrctCntl_NextState
 
        NextState_slvDrctCntl <= CurrState_slvDrctCntl;
        NextState_slvDrctCntl <= CurrState_slvDrctCntl;
        // Set default values for outputs and signals
        // Set default values for outputs and signals
        next_SCTxPortReq <= SCTxPortReq;
 
        next_SCTxPortWEn <= SCTxPortWEn;
 
        next_SCTxPortData <= SCTxPortData;
 
        next_SCTxPortCntl <= SCTxPortCntl;
        next_SCTxPortCntl <= SCTxPortCntl;
 
  next_SCTxPortData <= SCTxPortData;
 
  next_SCTxPortWEn <= SCTxPortWEn;
 
  next_SCTxPortReq <= SCTxPortReq;
        case (CurrState_slvDrctCntl) // synopsys parallel_case full_case
        case (CurrState_slvDrctCntl) // synopsys parallel_case full_case
                `START_SDC:
                `START_SDC:
 
    begin
                        NextState_slvDrctCntl <= `CHK_DRCT_CNTL;
                        NextState_slvDrctCntl <= `CHK_DRCT_CNTL;
 
    end
                `CHK_DRCT_CNTL:
                `CHK_DRCT_CNTL:
 
    begin
                        if (directControlEn == 1'b1)
                        if (directControlEn == 1'b1)
                        begin
                        begin
                                NextState_slvDrctCntl <= `DRCT_CNTL_WAIT_GNT;
                                NextState_slvDrctCntl <= `DRCT_CNTL_WAIT_GNT;
                                next_SCTxPortReq <= 1'b1;
                                next_SCTxPortReq <= 1'b1;
                        end
                        end
                        else
                        else
                        begin
                        begin
                                NextState_slvDrctCntl <= `IDLE_WAIT_GNT;
                                NextState_slvDrctCntl <= `IDLE_WAIT_GNT;
                                next_SCTxPortReq <= 1'b1;
                                next_SCTxPortReq <= 1'b1;
                        end
                        end
 
    end
                `DRCT_CNTL_WAIT_GNT:
                `DRCT_CNTL_WAIT_GNT:
 
    begin
                        if (SCTxPortGnt == 1'b1)
                        if (SCTxPortGnt == 1'b1)
 
      begin
                                NextState_slvDrctCntl <= `DRCT_CNTL_WAIT_RDY;
                                NextState_slvDrctCntl <= `DRCT_CNTL_WAIT_RDY;
 
      end
 
    end
                `DRCT_CNTL_CHK_LOOP:
                `DRCT_CNTL_CHK_LOOP:
                begin
                begin
                        next_SCTxPortWEn <= 1'b0;
                        next_SCTxPortWEn <= 1'b0;
                        if (directControlEn == 1'b0)
                        if (directControlEn == 1'b0)
                        begin
                        begin
                                NextState_slvDrctCntl <= `CHK_DRCT_CNTL;
                                NextState_slvDrctCntl <= `CHK_DRCT_CNTL;
                                next_SCTxPortReq <= 1'b0;
                                next_SCTxPortReq <= 1'b0;
                        end
                        end
                        else
                        else
 
      begin
                                NextState_slvDrctCntl <= `DRCT_CNTL_WAIT_RDY;
                                NextState_slvDrctCntl <= `DRCT_CNTL_WAIT_RDY;
                end
                end
 
    end
                `DRCT_CNTL_WAIT_RDY:
                `DRCT_CNTL_WAIT_RDY:
 
    begin
                        if (SCTxPortRdy == 1'b1)
                        if (SCTxPortRdy == 1'b1)
                        begin
                        begin
                                NextState_slvDrctCntl <= `DRCT_CNTL_CHK_LOOP;
                                NextState_slvDrctCntl <= `DRCT_CNTL_CHK_LOOP;
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortData <= {6'b000000, directControlLineState};
                                next_SCTxPortData <= {6'b000000, directControlLineState};
                                next_SCTxPortCntl <= `TX_DIRECT_CONTROL;
                                next_SCTxPortCntl <= `TX_DIRECT_CONTROL;
                        end
                        end
 
    end
                `IDLE_FIN:
                `IDLE_FIN:
                begin
                begin
                        next_SCTxPortWEn <= 1'b0;
                        next_SCTxPortWEn <= 1'b0;
                        next_SCTxPortReq <= 1'b0;
                        next_SCTxPortReq <= 1'b0;
                        NextState_slvDrctCntl <= `CHK_DRCT_CNTL;
                        NextState_slvDrctCntl <= `CHK_DRCT_CNTL;
                end
                end
                `IDLE_WAIT_GNT:
                `IDLE_WAIT_GNT:
 
    begin
                        if (SCTxPortGnt == 1'b1)
                        if (SCTxPortGnt == 1'b1)
 
      begin
                                NextState_slvDrctCntl <= `IDLE_WAIT_RDY;
                                NextState_slvDrctCntl <= `IDLE_WAIT_RDY;
 
      end
 
    end
                `IDLE_WAIT_RDY:
                `IDLE_WAIT_RDY:
 
    begin
                        if (SCTxPortRdy == 1'b1)
                        if (SCTxPortRdy == 1'b1)
                        begin
                        begin
                                NextState_slvDrctCntl <= `IDLE_FIN;
                                NextState_slvDrctCntl <= `IDLE_FIN;
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortData <= 8'h00;
                                next_SCTxPortData <= 8'h00;
                                next_SCTxPortCntl <= `TX_IDLE;
                                next_SCTxPortCntl <= `TX_IDLE;
                        end
                        end
 
    end
        endcase
        endcase
end
end
 
 
//----------------------------------
 
// Current State Logic (sequential)
// Current State Logic (sequential)
//----------------------------------
 
always @ (posedge clk)
always @ (posedge clk)
begin : slvDrctCntl_CurrentState
begin
        if (rst)
        if (rst)
                CurrState_slvDrctCntl <= `START_SDC;
                CurrState_slvDrctCntl <= `START_SDC;
        else
        else
                CurrState_slvDrctCntl <= NextState_slvDrctCntl;
                CurrState_slvDrctCntl <= NextState_slvDrctCntl;
end
end
 
 
//----------------------------------
 
// Registered outputs logic
// Registered outputs logic
//----------------------------------
 
always @ (posedge clk)
always @ (posedge clk)
begin : slvDrctCntl_RegOutput
begin
        if (rst)
        if (rst)
        begin
        begin
                SCTxPortCntl <= 8'h00;
                SCTxPortCntl <= 8'h00;
                SCTxPortData <= 8'h00;
                SCTxPortData <= 8'h00;
                SCTxPortWEn <= 1'b0;
                SCTxPortWEn <= 1'b0;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.