OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [slaveController/] [slaveSendpacket.v] - Diff between revs 2 and 5

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 2 Rev 5
Line 1... Line 1...
//--------------------------------------------------------------------------------------------------
 
//
//////////////////////////////////////////////////////////////////////
// Title       : No Title
////                                                              ////
// Design      : usbhostslave
//// slaveSendPacket
// Author      : 
////                                                              ////
// Company     : 
//// This file is part of the usbhostslave opencores effort.
//
//// http://www.opencores.org/cores/usbhostslave/                 ////
//-------------------------------------------------------------------------------------------------
////                                                              ////
 
//// Module Description:                                          ////
 
//// 
 
////                                                              ////
 
//// To Do:                                                       ////
 
//// 
 
////                                                              ////
 
//// Author(s):                                                   ////
 
//// - Steve Fielding, sfielding@base2designs.com                 ////
 
////                                                              ////
 
//////////////////////////////////////////////////////////////////////
 
////                                                              ////
 
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
 
////                                                              ////
 
//// This source file may be used and distributed without         ////
 
//// restriction provided that this copyright statement is not    ////
 
//// removed from the file and that any derivative work contains  ////
 
//// the original copyright notice and the associated disclaimer. ////
 
////                                                              ////
 
//// This source file is free software; you can redistribute it   ////
 
//// and/or modify it under the terms of the GNU Lesser General   ////
 
//// Public License as published by the Free Software Foundation; ////
 
//// either version 2.1 of the License, or (at your option) any   ////
 
//// later version.                                               ////
 
////                                                              ////
 
//// This source is distributed in the hope that it will be       ////
 
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
 
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
 
//// PURPOSE. See the GNU Lesser General Public License for more  ////
 
//// details.                                                     ////
 
////                                                              ////
 
//// You should have received a copy of the GNU Lesser General    ////
 
//// Public License along with this source; if not, download it   ////
 
//// from http://www.opencores.org/lgpl.shtml                     ////
 
////                                                              ////
 
//////////////////////////////////////////////////////////////////////
//
//
// File        : c:\projects\USBHostSlave\Aldec\usbhostslave\usbhostslave\compile\slaveSendpacket.v
// $Id: slaveSendpacket.v,v 1.2 2004-12-18 14:36:20 sfielding Exp $
// Generated   : 09/25/04 06:34:38
 
// From        : c:\projects\USBHostSlave\RTL\slaveController\slaveSendpacket.asf
 
// By          : FSM2VHDL ver. 4.0.5.2
 
//
//
//-------------------------------------------------------------------------------------------------
// CVS Revision History
//
//
// Description : 
// $Log: not supported by cvs2svn $
//
//
//-------------------------------------------------------------------------------------------------
 
 
 
`timescale 1ns / 1ps
`timescale 1ns / 1ps
`include "usbSerialInterfaceEngine_h.v"
`include "usbSerialInterfaceEngine_h.v"
`include "usbConstants_h.v"
`include "usbConstants_h.v"
 
 
module slaveSendPacket (PID, SCTxPortCntl, SCTxPortData, SCTxPortGnt, SCTxPortRdy, SCTxPortReq, SCTxPortWEn, clk, fifoData, fifoEmpty, fifoReadEn, rst, sendPacketRdy, sendPacketWEn);
module slaveSendPacket (clk, fifoData, fifoEmpty, fifoReadEn, PID, rst, SCTxPortCntl, SCTxPortData, SCTxPortGnt, SCTxPortRdy, SCTxPortReq, SCTxPortWEn, sendPacketRdy, sendPacketWEn);
input   [3:0] PID;
 
input   SCTxPortGnt;
 
input   SCTxPortRdy;
 
input   clk;
input   clk;
input   [7:0] fifoData;
input   [7:0] fifoData;
input   fifoEmpty;
input   fifoEmpty;
 
input   [3:0]PID;
input   rst;
input   rst;
 
input   SCTxPortGnt;
 
input   SCTxPortRdy;
input   sendPacketWEn;
input   sendPacketWEn;
 
output  fifoReadEn;
output  [7:0] SCTxPortCntl;
output  [7:0] SCTxPortCntl;
output  [7:0] SCTxPortData;
output  [7:0] SCTxPortData;
output  SCTxPortReq;
output  SCTxPortReq;
output  SCTxPortWEn;
output  SCTxPortWEn;
output  fifoReadEn;
 
output  sendPacketRdy;
output  sendPacketRdy;
 
 
 
wire    clk;
 
wire    [7:0]fifoData;
 
wire    fifoEmpty;
 
reg     fifoReadEn, next_fifoReadEn;
wire    [3:0] PID;
wire    [3:0] PID;
 
wire    rst;
reg     [7:0] SCTxPortCntl, next_SCTxPortCntl;
reg     [7:0] SCTxPortCntl, next_SCTxPortCntl;
reg     [7:0] SCTxPortData, next_SCTxPortData;
reg     [7:0] SCTxPortData, next_SCTxPortData;
wire    SCTxPortGnt;
wire    SCTxPortGnt;
wire    SCTxPortRdy;
wire    SCTxPortRdy;
reg     SCTxPortReq, next_SCTxPortReq;
reg     SCTxPortReq, next_SCTxPortReq;
reg     SCTxPortWEn, next_SCTxPortWEn;
reg     SCTxPortWEn, next_SCTxPortWEn;
wire    clk;
 
wire    [7:0] fifoData;
 
wire    fifoEmpty;
 
reg     fifoReadEn, next_fifoReadEn;
 
wire    rst;
 
reg     sendPacketRdy, next_sendPacketRdy;
reg     sendPacketRdy, next_sendPacketRdy;
wire    sendPacketWEn;
wire    sendPacketWEn;
 
 
// diagram signals declarations
// diagram signals declarations
reg  [7:0]PIDNotPID;
reg  [7:0]PIDNotPID;
Line 71... Line 101...
`define SP_D0_D1_TERM_BYTE 4'b1010
`define SP_D0_D1_TERM_BYTE 4'b1010
`define SP_NOT_DATA 4'b1011
`define SP_NOT_DATA 4'b1011
`define SP_D0_D1_CLR_WEN 4'b1100
`define SP_D0_D1_CLR_WEN 4'b1100
`define SP_D0_D1_CLR_REN 4'b1101
`define SP_D0_D1_CLR_REN 4'b1101
 
 
reg [3:0] CurrState_slvSndPkt;
reg [3:0]CurrState_slvSndPkt, NextState_slvSndPkt;
reg [3:0] NextState_slvSndPkt;
 
 
 
// Diagram actions (continuous assignments allowed only: assign ...)
// Diagram actions (continuous assignments allowed only: assign ...)
always @(PID)
always @(PID)
begin
begin
    PIDNotPID <=  { (PID ^ 4'hf), PID };
    PIDNotPID <=  { (PID ^ 4'hf), PID };
end
end
 
 
 
 
//--------------------------------------------------------------------
 
// Machine: slvSndPkt
// Machine: slvSndPkt
//--------------------------------------------------------------------
 
//----------------------------------
 
// NextState logic (combinatorial)
// NextState logic (combinatorial)
//----------------------------------
always @ (sendPacketWEn or SCTxPortGnt or SCTxPortRdy or PIDNotPID or PID or fifoData or fifoEmpty or sendPacketRdy or fifoReadEn or SCTxPortData or SCTxPortCntl or SCTxPortWEn or SCTxPortReq or CurrState_slvSndPkt)
always @ (PIDNotPID or fifoData or sendPacketWEn or SCTxPortGnt or SCTxPortRdy or PID or fifoEmpty or sendPacketRdy or SCTxPortReq or SCTxPortWEn or SCTxPortData or SCTxPortCntl or fifoReadEn or CurrState_slvSndPkt)
begin
begin : slvSndPkt_NextState
 
        NextState_slvSndPkt <= CurrState_slvSndPkt;
        NextState_slvSndPkt <= CurrState_slvSndPkt;
        // Set default values for outputs and signals
        // Set default values for outputs and signals
        next_sendPacketRdy <= sendPacketRdy;
        next_sendPacketRdy <= sendPacketRdy;
        next_SCTxPortReq <= SCTxPortReq;
  next_fifoReadEn <= fifoReadEn;
        next_SCTxPortWEn <= SCTxPortWEn;
 
        next_SCTxPortData <= SCTxPortData;
        next_SCTxPortData <= SCTxPortData;
        next_SCTxPortCntl <= SCTxPortCntl;
        next_SCTxPortCntl <= SCTxPortCntl;
        next_fifoReadEn <= fifoReadEn;
  next_SCTxPortWEn <= SCTxPortWEn;
 
  next_SCTxPortReq <= SCTxPortReq;
        case (CurrState_slvSndPkt) // synopsys parallel_case full_case
        case (CurrState_slvSndPkt) // synopsys parallel_case full_case
                `START_SP1:
                `START_SP1:
 
    begin
                        NextState_slvSndPkt <= `SP_WAIT_ENABLE;
                        NextState_slvSndPkt <= `SP_WAIT_ENABLE;
 
    end
                `SP_WAIT_ENABLE:
                `SP_WAIT_ENABLE:
 
    begin
                        if (sendPacketWEn == 1'b1)
                        if (sendPacketWEn == 1'b1)
                        begin
                        begin
                                NextState_slvSndPkt <= `SP1_WAIT_GNT;
                                NextState_slvSndPkt <= `SP1_WAIT_GNT;
                                next_sendPacketRdy <= 1'b0;
                                next_sendPacketRdy <= 1'b0;
                                next_SCTxPortReq <= 1'b1;
                                next_SCTxPortReq <= 1'b1;
                        end
                        end
 
    end
                `SP1_WAIT_GNT:
                `SP1_WAIT_GNT:
 
    begin
                        if (SCTxPortGnt == 1'b1)
                        if (SCTxPortGnt == 1'b1)
 
      begin
                                NextState_slvSndPkt <= `SP_SEND_PID_WAIT_RDY;
                                NextState_slvSndPkt <= `SP_SEND_PID_WAIT_RDY;
 
      end
 
    end
                `FIN_SP1:
                `FIN_SP1:
                begin
                begin
                        NextState_slvSndPkt <= `SP_WAIT_ENABLE;
                        NextState_slvSndPkt <= `SP_WAIT_ENABLE;
                        next_sendPacketRdy <= 1'b1;
                        next_sendPacketRdy <= 1'b1;
                        next_SCTxPortReq <= 1'b0;
                        next_SCTxPortReq <= 1'b0;
                end
                end
                `SP_NOT_DATA:
                `SP_NOT_DATA:
 
    begin
                        NextState_slvSndPkt <= `FIN_SP1;
                        NextState_slvSndPkt <= `FIN_SP1;
 
    end
                `SP_SEND_PID_WAIT_RDY:
                `SP_SEND_PID_WAIT_RDY:
 
    begin
                        if (SCTxPortRdy == 1'b1)
                        if (SCTxPortRdy == 1'b1)
                        begin
                        begin
                                NextState_slvSndPkt <= `SP_SEND_PID_FIN;
                                NextState_slvSndPkt <= `SP_SEND_PID_FIN;
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortData <= PIDNotPID;
                                next_SCTxPortData <= PIDNotPID;
                                next_SCTxPortCntl <= `TX_PACKET_START;
                                next_SCTxPortCntl <= `TX_PACKET_START;
                        end
                        end
 
    end
                `SP_SEND_PID_FIN:
                `SP_SEND_PID_FIN:
                begin
                begin
                        next_SCTxPortWEn <= 1'b0;
                        next_SCTxPortWEn <= 1'b0;
                        if (PID == `DATA0 || PID == `DATA1)
                        if (PID == `DATA0 || PID == `DATA1)
 
      begin
                                NextState_slvSndPkt <= `SP_D0_D1_FIFO_EMPTY;
                                NextState_slvSndPkt <= `SP_D0_D1_FIFO_EMPTY;
 
      end
                        else
                        else
 
      begin
                                NextState_slvSndPkt <= `SP_NOT_DATA;
                                NextState_slvSndPkt <= `SP_NOT_DATA;
                end
                end
 
    end
                `SP_D0_D1_READ_FIFO:
                `SP_D0_D1_READ_FIFO:
                begin
                begin
                        next_SCTxPortWEn <= 1'b1;
                        next_SCTxPortWEn <= 1'b1;
                        next_SCTxPortData <= fifoData;
                        next_SCTxPortData <= fifoData;
                        next_SCTxPortCntl <= `TX_PACKET_STREAM;
                        next_SCTxPortCntl <= `TX_PACKET_STREAM;
                        NextState_slvSndPkt <= `SP_D0_D1_CLR_WEN;
                        NextState_slvSndPkt <= `SP_D0_D1_CLR_WEN;
                end
                end
                `SP_D0_D1_WAIT_READ_FIFO:
                `SP_D0_D1_WAIT_READ_FIFO:
 
    begin
                        if (SCTxPortRdy == 1'b1)
                        if (SCTxPortRdy == 1'b1)
                        begin
                        begin
                                NextState_slvSndPkt <= `SP_D0_D1_CLR_REN;
                                NextState_slvSndPkt <= `SP_D0_D1_CLR_REN;
                                next_fifoReadEn <= 1'b1;
                                next_fifoReadEn <= 1'b1;
                        end
                        end
 
    end
                `SP_D0_D1_FIFO_EMPTY:
                `SP_D0_D1_FIFO_EMPTY:
 
    begin
                        if (fifoEmpty == 1'b0)
                        if (fifoEmpty == 1'b0)
 
      begin
                                NextState_slvSndPkt <= `SP_D0_D1_WAIT_READ_FIFO;
                                NextState_slvSndPkt <= `SP_D0_D1_WAIT_READ_FIFO;
 
      end
                        else
                        else
 
      begin
                                NextState_slvSndPkt <= `SP_D0_D1_TERM_BYTE;
                                NextState_slvSndPkt <= `SP_D0_D1_TERM_BYTE;
 
      end
 
    end
                `SP_D0_D1_FIN:
                `SP_D0_D1_FIN:
                begin
                begin
                        next_SCTxPortWEn <= 1'b0;
                        next_SCTxPortWEn <= 1'b0;
                        NextState_slvSndPkt <= `FIN_SP1;
                        NextState_slvSndPkt <= `FIN_SP1;
                end
                end
                `SP_D0_D1_TERM_BYTE:
                `SP_D0_D1_TERM_BYTE:
 
    begin
                        if (SCTxPortRdy == 1'b1)
                        if (SCTxPortRdy == 1'b1)
                        begin
                        begin
                                NextState_slvSndPkt <= `SP_D0_D1_FIN;
                                NextState_slvSndPkt <= `SP_D0_D1_FIN;
                                //Last byte is not valid data,
                                //Last byte is not valid data,
                                //but the 'TX_PACKET_STOP' flag is required
                                //but the 'TX_PACKET_STOP' flag is required
                                //by the SIE state machine to detect end of data packet
                                //by the SIE state machine to detect end of data packet
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortWEn <= 1'b1;
                                next_SCTxPortData <= 8'h00;
                                next_SCTxPortData <= 8'h00;
                                next_SCTxPortCntl <= `TX_PACKET_STOP;
                                next_SCTxPortCntl <= `TX_PACKET_STOP;
                        end
                        end
 
    end
                `SP_D0_D1_CLR_WEN:
                `SP_D0_D1_CLR_WEN:
                begin
                begin
                        next_SCTxPortWEn <= 1'b0;
                        next_SCTxPortWEn <= 1'b0;
                        NextState_slvSndPkt <= `SP_D0_D1_FIFO_EMPTY;
                        NextState_slvSndPkt <= `SP_D0_D1_FIFO_EMPTY;
                end
                end
Line 181... Line 233...
                        NextState_slvSndPkt <= `SP_D0_D1_READ_FIFO;
                        NextState_slvSndPkt <= `SP_D0_D1_READ_FIFO;
                end
                end
        endcase
        endcase
end
end
 
 
//----------------------------------
 
// Current State Logic (sequential)
// Current State Logic (sequential)
//----------------------------------
 
always @ (posedge clk)
always @ (posedge clk)
begin : slvSndPkt_CurrentState
begin
        if (rst)
        if (rst)
                CurrState_slvSndPkt <= `START_SP1;
                CurrState_slvSndPkt <= `START_SP1;
        else
        else
                CurrState_slvSndPkt <= NextState_slvSndPkt;
                CurrState_slvSndPkt <= NextState_slvSndPkt;
end
end
 
 
//----------------------------------
 
// Registered outputs logic
// Registered outputs logic
//----------------------------------
 
always @ (posedge clk)
always @ (posedge clk)
begin : slvSndPkt_RegOutput
begin
        if (rst)
        if (rst)
        begin
        begin
                sendPacketRdy <= 1'b1;
                sendPacketRdy <= 1'b1;
                SCTxPortReq <= 1'b0;
    fifoReadEn <= 1'b0;
                SCTxPortWEn <= 1'b0;
 
                SCTxPortData <= 8'h00;
                SCTxPortData <= 8'h00;
                SCTxPortCntl <= 8'h00;
                SCTxPortCntl <= 8'h00;
                fifoReadEn <= 1'b0;
    SCTxPortWEn <= 1'b0;
 
    SCTxPortReq <= 1'b0;
        end
        end
        else
        else
        begin
        begin
                sendPacketRdy <= next_sendPacketRdy;
                sendPacketRdy <= next_sendPacketRdy;
                SCTxPortReq <= next_SCTxPortReq;
    fifoReadEn <= next_fifoReadEn;
                SCTxPortWEn <= next_SCTxPortWEn;
 
                SCTxPortData <= next_SCTxPortData;
                SCTxPortData <= next_SCTxPortData;
                SCTxPortCntl <= next_SCTxPortCntl;
                SCTxPortCntl <= next_SCTxPortCntl;
                fifoReadEn <= next_fifoReadEn;
    SCTxPortWEn <= next_SCTxPortWEn;
 
    SCTxPortReq <= next_SCTxPortReq;
        end
        end
end
end
 
 
endmodule
endmodule
 No newline at end of file
 No newline at end of file

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.