Line 1... |
Line 1... |
-- $Id: memlib.vhd 389 2011-07-07 21:59:00Z mueller $
|
-- $Id: memlib.vhd 424 2011-11-13 16:38:23Z mueller $
|
--
|
--
|
-- Copyright 2006-2007 by Walter F.J. Mueller <W.F.J.Mueller@gsi.de>
|
-- Copyright 2006-2007 by Walter F.J. Mueller <W.F.J.Mueller@gsi.de>
|
--
|
--
|
-- This program is free software; you may redistribute and/or modify it under
|
-- This program is free software; you may redistribute and/or modify it under
|
-- the terms of the GNU General Public License as published by the Free
|
-- the terms of the GNU General Public License as published by the Free
|
Line 15... |
Line 15... |
-- Package Name: memlib
|
-- Package Name: memlib
|
-- Description: Basic memory components: single/dual port synchronous and
|
-- Description: Basic memory components: single/dual port synchronous and
|
-- asynchronus rams; Fifo's.
|
-- asynchronus rams; Fifo's.
|
--
|
--
|
-- Dependencies: -
|
-- Dependencies: -
|
-- Tool versions: xst 8.1, 8.2, 9.1, 9.2; ghdl 0.18-0.25
|
-- Tool versions: xst 8.2, 9.1, 9.2, 13.1; ghdl 0.18-0.29
|
-- Revision History:
|
-- Revision History:
|
-- Date Rev Version Comment
|
-- Date Rev Version Comment
|
-- 2008-03-08 123 1.0.3 add ram_2swsr_xfirst_gen_unisim
|
-- 2008-03-08 123 1.0.3 add ram_2swsr_xfirst_gen_unisim
|
-- 2008-03-02 122 1.0.2 change generic default for BRAM models
|
-- 2008-03-02 122 1.0.2 change generic default for BRAM models
|
-- 2007-12-27 106 1.0.1 add fifo_2c_dram
|
-- 2007-12-27 106 1.0.1 add fifo_2c_dram
|
Line 220... |
Line 220... |
AWIDTH : positive := 4; -- address width (sets size)
|
AWIDTH : positive := 4; -- address width (sets size)
|
DWIDTH : positive := 16); -- data width
|
DWIDTH : positive := 16); -- data width
|
port (
|
port (
|
CLKW : in slbit; -- clock (write side)
|
CLKW : in slbit; -- clock (write side)
|
CLKR : in slbit; -- clock (read side)
|
CLKR : in slbit; -- clock (read side)
|
RESETW : in slbit; -- reset (synchronous with CLKW)
|
RESETW : in slbit; -- W|reset from write side
|
RESETR : in slbit; -- reset (synchronous with CLKR)
|
RESETR : in slbit; -- R|reset from read side
|
DI : in slv(DWIDTH-1 downto 0); -- input data
|
DI : in slv(DWIDTH-1 downto 0); -- W|input data
|
ENA : in slbit; -- write enable
|
ENA : in slbit; -- W|write enable
|
BUSY : out slbit; -- write port hold
|
BUSY : out slbit; -- W|write port hold
|
DO : out slv(DWIDTH-1 downto 0); -- output data
|
DO : out slv(DWIDTH-1 downto 0); -- R|output data
|
VAL : out slbit; -- read valid
|
VAL : out slbit; -- R|read valid
|
HOLD : in slbit; -- read hold
|
HOLD : in slbit; -- R|read hold
|
SIZEW : out slv(AWIDTH-1 downto 0); -- number slots to write (synch w/ CLKW)
|
SIZEW : out slv(AWIDTH-1 downto 0); -- W|number slots to write
|
SIZER : out slv(AWIDTH-1 downto 0) -- number slots to read (synch w/ CLKR)
|
SIZER : out slv(AWIDTH-1 downto 0) -- R|number slots to read
|
);
|
);
|
end component;
|
end component;
|
|
|
end package memlib;
|
end package memlib;
|
|
|
No newline at end of file
|
No newline at end of file
|