URL
https://opencores.org/ocsvn/xgate/xgate/trunk
[/] [xgate/] [trunk/] [sim/] [verilog/] [run/] [run_iverilog] - Diff between revs 32 and 89
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 32 |
Rev 89 |
Line 16... |
Line 16... |
$xgate/rtl/verilog/xgate_wbs_bus.v \
|
$xgate/rtl/verilog/xgate_wbs_bus.v \
|
$xgate/rtl/verilog/xgate_wbm_bus.v \
|
$xgate/rtl/verilog/xgate_wbm_bus.v \
|
$xgate/rtl/verilog/xgate_regs.v \
|
$xgate/rtl/verilog/xgate_regs.v \
|
$xgate/rtl/verilog/xgate_risc.v \
|
$xgate/rtl/verilog/xgate_risc.v \
|
$xgate/rtl/verilog/xgate_irq_encode.v \
|
$xgate/rtl/verilog/xgate_irq_encode.v \
|
|
$xgate/rtl/verilog/xgate_jtag.v \
|
\
|
\
|
$bench/verilog/wb_master_model.v \
|
$bench/verilog/wb_master_model.v \
|
$bench/verilog/ram.v \
|
$bench/verilog/ram.v \
|
$bench/verilog/tst_bench_top.v
|
$bench/verilog/tst_bench_top.v
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.