OpenCores
URL https://opencores.org/ocsvn/xulalx25soc/xulalx25soc/trunk

Subversion Repositories xulalx25soc

[/] [xulalx25soc/] [trunk/] [bench/] [cpp/] [sdramsim.h] - Diff between revs 4 and 37

Show entire file | Details | Blame | View Log

Rev 4 Rev 37
Line 4... Line 4...
#define POWERED_UP_STATE        6
#define POWERED_UP_STATE        6
#define CLK_RATE_HZ             100000000 // = 100 MHz = 100 * 10^6
#define CLK_RATE_HZ             100000000 // = 100 MHz = 100 * 10^6
#define PWRUP_WAIT_CKS          ((int)(.000200 * CLK_RATE_HZ))
#define PWRUP_WAIT_CKS          ((int)(.000200 * CLK_RATE_HZ))
#define MAX_BANKOPEN_TIME       ((int)(.000100 * CLK_RATE_HZ))
#define MAX_BANKOPEN_TIME       ((int)(.000100 * CLK_RATE_HZ))
#define MAX_REFRESH_TIME        ((int)(.064 * CLK_RATE_HZ))
#define MAX_REFRESH_TIME        ((int)(.064 * CLK_RATE_HZ))
 
#define SDRAM_QSZ               16
 
 
class   SDRAMSIM {
class   SDRAMSIM {
        int     m_pwrup;
        int     m_pwrup;
        short   *m_mem;
        short   *m_mem;
        short   m_last_value, m_qmem[4];
        short   m_last_value, m_qmem[4];
        int     m_bank_status[NBANKS];
        int     m_bank_status[NBANKS];
        int     m_bank_row[NBANKS];
        int     m_bank_row[NBANKS];
        int     m_bank_open_time[NBANKS];
        int     m_bank_open_time[NBANKS];
        unsigned        *m_refresh_time;
        unsigned        *m_refresh_time;
        int             m_refresh_loc, m_nrefresh;
        int             m_refresh_loc, m_nrefresh;
        int     m_qloc, m_qdata[8], m_qmask, m_wr_addr;
        int     m_qloc, m_qdata[SDRAM_QSZ], m_qmask, m_wr_addr;
        int     m_clocks_till_idle;
        int     m_clocks_till_idle;
        bool    m_next_wr;
        bool    m_next_wr;
        unsigned        m_fail;
        unsigned        m_fail;
public:
public:
        SDRAMSIM(void) {
        SDRAMSIM(void) {
Line 35... Line 36...
                m_last_value = 0;
                m_last_value = 0;
                m_clocks_till_idle = PWRUP_WAIT_CKS;
                m_clocks_till_idle = PWRUP_WAIT_CKS;
                m_wr_addr = 0;
                m_wr_addr = 0;
 
 
                m_qloc  = 0;
                m_qloc  = 0;
                m_qmask = 7;
                m_qmask = SDRAM_QSZ-1;
 
 
                m_next_wr = true;
                m_next_wr = true;
                m_fail = 0;
                m_fail = 0;
        }
        }
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.