OpenCores
URL https://opencores.org/ocsvn/System09/System09/trunk

Subversion Repositories System09

[/] [System09/] [trunk/] [rtl/] [System09_Xess_XSA-3S1000/] [XSA-3S1000.ucf] - Diff between revs 22 and 59

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 22 Rev 59
Line 37... Line 37...
NET VGA_VSYNC_N   LOC=D8  | IOSTANDARD = LVCMOS33 ;
NET VGA_VSYNC_N   LOC=D8  | IOSTANDARD = LVCMOS33 ;
#
#
# Manually assign locations for the DCMs along the bottom of the FPGA
# Manually assign locations for the DCMs along the bottom of the FPGA
# because PAR sometimes places them in opposing corners and that ruins the clocks.
# because PAR sometimes places them in opposing corners and that ruins the clocks.
#
#
INST "u1/dllint" LOC="DCM_X0Y0";
INST "u1/gen_dlls.dllint" LOC="DCM_X0Y0";
INST "u1/dllext" LOC="DCM_X1Y0";
INST "u1/gen_dlls.dllext" LOC="DCM_X1Y0";
 
 
# Manually assign locations for the DCMs along the bottom of the FPGA
# Manually assign locations for the DCMs along the bottom of the FPGA
# because PAR sometimes places them in opposing corners and that ruins the clocks.
# because PAR sometimes places them in opposing corners and that ruins the clocks.
#INST "u2_dllint" LOC="DCM_X0Y0";
#INST "u2_dllint" LOC="DCM_X0Y0";
#INST "u2_dllext" LOC="DCM_X1Y0";
#INST "u2_dllext" LOC="DCM_X1Y0";

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.