OpenCores
URL https://opencores.org/ocsvn/a-z80/a-z80/trunk

Subversion Repositories a-z80

[/] [a-z80/] [trunk/] [cpu/] [bus/] [address_latch.v] - Diff between revs 3 and 8

Show entire file | Details | Blame | View Log

Rev 3 Rev 8
Line 12... Line 12...
// Altera or its authorized distributors.  Please refer to the 
// Altera or its authorized distributors.  Please refer to the 
// applicable agreement for further details.
// applicable agreement for further details.
 
 
// PROGRAM              "Quartus II 64-Bit"
// PROGRAM              "Quartus II 64-Bit"
// VERSION              "Version 13.0.1 Build 232 06/12/2013 Service Pack 1 SJ Web Edition"
// VERSION              "Version 13.0.1 Build 232 06/12/2013 Service Pack 1 SJ Web Edition"
// CREATED              "Sat Nov 08 12:52:27 2014"
// CREATED              "Sat Feb 27 08:13:14 2016"
 
 
module address_latch(
module address_latch(
        ctl_inc_cy,
        ctl_inc_cy,
        ctl_inc_dec,
        ctl_inc_dec,
        ctl_inc_zero,
 
        ctl_al_we,
        ctl_al_we,
        ctl_inc_limit6,
        ctl_inc_limit6,
        ctl_bus_inc_oe,
        ctl_bus_inc_oe,
        clk,
        clk,
        ctl_apin_mux,
        ctl_apin_mux,
        ctl_apin_mux2,
        ctl_apin_mux2,
 
        clrpc,
 
        nreset,
        address_is_1,
        address_is_1,
        abus,
        abus,
        address
        address
);
);
 
 
 
 
input wire      ctl_inc_cy;
input wire      ctl_inc_cy;
input wire      ctl_inc_dec;
input wire      ctl_inc_dec;
input wire      ctl_inc_zero;
 
input wire      ctl_al_we;
input wire      ctl_al_we;
input wire      ctl_inc_limit6;
input wire      ctl_inc_limit6;
input wire      ctl_bus_inc_oe;
input wire      ctl_bus_inc_oe;
input wire      clk;
input wire      clk;
input wire      ctl_apin_mux;
input wire      ctl_apin_mux;
input wire      ctl_apin_mux2;
input wire      ctl_apin_mux2;
 
input wire      clrpc;
 
input wire      nreset;
output wire     address_is_1;
output wire     address_is_1;
inout wire      [15:0] abus;
inout wire      [15:0] abus;
output wire     [15:0] address;
output wire     [15:0] address;
 
 
 
wire    [15:0] abusz;
reg     [15:0] Q;
reg     [15:0] Q;
wire    SYNTHESIZED_WIRE_0;
wire    SYNTHESIZED_WIRE_0;
wire    SYNTHESIZED_WIRE_1;
wire    SYNTHESIZED_WIRE_1;
wire    SYNTHESIZED_WIRE_2;
wire    SYNTHESIZED_WIRE_2;
wire    [15:0] SYNTHESIZED_WIRE_3;
wire    [15:0] SYNTHESIZED_WIRE_7;
wire    [15:0] SYNTHESIZED_WIRE_8;
wire    SYNTHESIZED_WIRE_4;
wire    SYNTHESIZED_WIRE_5;
wire    [15:0] SYNTHESIZED_WIRE_5;
wire    [15:0] SYNTHESIZED_WIRE_6;
 
 
 
 
 
 
 
 
 
 
 
always@(posedge clk)
always@(posedge clk or negedge nreset)
begin
begin
 
if (!nreset)
 
        begin
 
        Q[15:0] <= 16'b0000000000000000;
 
        end
 
else
if (ctl_al_we)
if (ctl_al_we)
        begin
        begin
        Q[15:0] <= abus[15:0];
        Q[15:0] <= abusz[15:0];
        end
        end
end
end
 
 
assign  SYNTHESIZED_WIRE_2 =  ~ctl_inc_zero;
 
 
 
assign  address_is_1 = ~(SYNTHESIZED_WIRE_0 | SYNTHESIZED_WIRE_1);
assign  address_is_1 = ~(SYNTHESIZED_WIRE_0 | SYNTHESIZED_WIRE_1);
 
 
assign  SYNTHESIZED_WIRE_8 = {SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2} & SYNTHESIZED_WIRE_3;
assign  abusz = {SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2,SYNTHESIZED_WIRE_2} & abus;
 
 
assign  abus[15] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[15] : 1'bz;
assign  abus[15] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[15] : 1'bz;
assign  abus[14] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[14] : 1'bz;
assign  abus[14] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[14] : 1'bz;
assign  abus[13] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[13] : 1'bz;
assign  abus[13] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[13] : 1'bz;
assign  abus[12] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[12] : 1'bz;
assign  abus[12] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[12] : 1'bz;
assign  abus[11] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[11] : 1'bz;
assign  abus[11] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[11] : 1'bz;
assign  abus[10] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[10] : 1'bz;
assign  abus[10] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[10] : 1'bz;
assign  abus[9] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[9] : 1'bz;
assign  abus[9] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[9] : 1'bz;
assign  abus[8] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[8] : 1'bz;
assign  abus[8] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[8] : 1'bz;
assign  abus[7] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[7] : 1'bz;
assign  abus[7] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[7] : 1'bz;
assign  abus[6] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[6] : 1'bz;
assign  abus[6] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[6] : 1'bz;
assign  abus[5] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[5] : 1'bz;
assign  abus[5] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[5] : 1'bz;
assign  abus[4] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[4] : 1'bz;
assign  abus[4] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[4] : 1'bz;
assign  abus[3] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[3] : 1'bz;
assign  abus[3] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[3] : 1'bz;
assign  abus[2] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[2] : 1'bz;
assign  abus[2] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[2] : 1'bz;
assign  abus[1] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[1] : 1'bz;
assign  abus[1] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[1] : 1'bz;
assign  abus[0] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_8[0] : 1'bz;
assign  abus[0] = ctl_bus_inc_oe ? SYNTHESIZED_WIRE_7[0] : 1'bz;
 
 
assign  SYNTHESIZED_WIRE_0 = Q[7] | Q[5] | Q[6] | Q[4] | Q[2] | Q[3] | Q[1] | SYNTHESIZED_WIRE_5;
assign  SYNTHESIZED_WIRE_0 = Q[7] | Q[5] | Q[6] | Q[4] | Q[2] | Q[3] | Q[1] | SYNTHESIZED_WIRE_4;
 
 
assign  SYNTHESIZED_WIRE_1 = Q[15] | Q[13] | Q[14] | Q[12] | Q[10] | Q[11] | Q[9] | Q[8];
assign  SYNTHESIZED_WIRE_1 = Q[15] | Q[13] | Q[14] | Q[12] | Q[10] | Q[11] | Q[9] | Q[8];
 
 
 
 
address_mux     b2v_inst7(
address_mux     b2v_inst7(
        .select(ctl_apin_mux2),
        .select(ctl_apin_mux2),
        .in0(SYNTHESIZED_WIRE_6),
        .in0(SYNTHESIZED_WIRE_5),
        .in1(Q),
        .in1(Q),
        .out(address));
        .out(address));
 
 
 
assign  SYNTHESIZED_WIRE_2 =  ~clrpc;
 
 
 
 
inc_dec b2v_inst_inc_dec(
inc_dec b2v_inst_inc_dec(
        .limit6(ctl_inc_limit6),
        .limit6(ctl_inc_limit6),
        .decrement(ctl_inc_dec),
        .decrement(ctl_inc_dec),
        .carry_in(ctl_inc_cy),
        .carry_in(ctl_inc_cy),
        .d(Q),
        .d(Q),
        .address(SYNTHESIZED_WIRE_3));
        .address(SYNTHESIZED_WIRE_7));
 
 
 
 
address_mux     b2v_mux(
address_mux     b2v_mux(
        .select(ctl_apin_mux),
        .select(ctl_apin_mux),
        .in0(abus),
        .in0(abusz),
        .in1(SYNTHESIZED_WIRE_8),
        .in1(SYNTHESIZED_WIRE_7),
        .out(SYNTHESIZED_WIRE_6));
        .out(SYNTHESIZED_WIRE_5));
 
 
assign  SYNTHESIZED_WIRE_5 =  ~Q[0];
assign  SYNTHESIZED_WIRE_4 =  ~Q[0];
 
 
 
 
endmodule
endmodule
 
 
 No newline at end of file
 No newline at end of file

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.