OpenCores
URL https://opencores.org/ocsvn/a-z80/a-z80/trunk

Subversion Repositories a-z80

[/] [a-z80/] [trunk/] [cpu/] [toplevel/] [globals.vh] - Diff between revs 6 and 8

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 6 Rev 8
Line 78... Line 78...
wire ctl_flags_hf_cpl;
wire ctl_flags_hf_cpl;
wire ctl_flags_use_cf2;
wire ctl_flags_use_cf2;
wire ctl_flags_hf2_we;
wire ctl_flags_hf2_we;
wire ctl_flags_nf_clr;
wire ctl_flags_nf_clr;
wire ctl_alu_zero_16bit;
wire ctl_alu_zero_16bit;
wire [1:0] ctl_flags_cf2_sel;
wire ctl_flags_cf2_sel_shift;
wire ctl_sw_4d;
wire ctl_flags_cf2_sel_daa;
wire ctl_sw_4u;
wire ctl_sw_4u;
wire ctl_reg_in_hi;
wire ctl_reg_in_hi;
wire ctl_reg_in_lo;
wire ctl_reg_in_lo;
wire ctl_reg_out_lo;
wire ctl_reg_out_lo;
wire ctl_reg_out_hi;
wire ctl_reg_out_hi;
Line 97... Line 97...
wire ctl_reg_gp_we;
wire ctl_reg_gp_we;
wire ctl_reg_not_pc;
wire ctl_reg_not_pc;
wire ctl_reg_sys_we_lo;
wire ctl_reg_sys_we_lo;
wire ctl_reg_sys_we_hi;
wire ctl_reg_sys_we_hi;
wire ctl_reg_sys_we;
wire ctl_reg_sys_we;
 
wire ctl_sw_4d;
wire [1:0] ctl_reg_gp_hilo;
wire [1:0] ctl_reg_gp_hilo;
wire [1:0] ctl_reg_gp_sel;
wire [1:0] ctl_reg_gp_sel;
wire [1:0] ctl_reg_sys_hilo;
wire [1:0] ctl_reg_sys_hilo;
wire ctl_inc_cy;
wire ctl_inc_cy;
wire ctl_inc_dec;
wire ctl_inc_dec;
wire ctl_inc_zero;
 
wire ctl_al_we;
wire ctl_al_we;
wire ctl_inc_limit6;
wire ctl_inc_limit6;
wire ctl_bus_inc_oe;
wire ctl_bus_inc_oe;
wire ctl_apin_mux;
wire ctl_apin_mux;
wire ctl_apin_mux2;
wire ctl_apin_mux2;
wire ctl_bus_ff_oe;
wire ctl_bus_ff_oe;
wire ctl_bus_zero_oe;
wire ctl_bus_zero_oe;
wire ctl_bus_db_oe;
 
wire ctl_sw_1u;
wire ctl_sw_1u;
wire ctl_sw_1d;
wire ctl_sw_1d;
wire ctl_sw_2u;
wire ctl_sw_2u;
wire ctl_sw_2d;
wire ctl_sw_2d;
wire ctl_sw_mask543_en;
wire ctl_sw_mask543_en;
wire ctl_bus_db_we;
wire ctl_bus_db_we;
 
wire ctl_bus_db_oe;
 
 
// Module: control/execute.sv
// Module: control/execute.v
wire nextM;
wire nextM;
wire setM1;
wire setM1;
wire fFetch;
wire fFetch;
wire fMRead;
wire fMRead;
wire fMWrite;
wire fMWrite;
wire fIORead;
wire fIORead;
wire fIOWrite;
wire fIOWrite;
 
 
// Module: control/interrupts.v
// Module: control/interrupts.v
wire iff1;
 
wire iff2;
wire iff2;
wire im1;
wire im1;
wire im2;
wire im2;
wire in_nmi;
wire in_nmi;
wire in_intr;
wire in_intr;
Line 143... Line 142...
// Module: control/pin_control.v
// Module: control/pin_control.v
wire bus_ab_pin_we;
wire bus_ab_pin_we;
wire bus_db_pin_oe;
wire bus_db_pin_oe;
wire bus_db_pin_re;
wire bus_db_pin_re;
 
 
// Module: control/pla_decode.sv
// Module: control/pla_decode.v
wire [104:0] pla;
wire [104:0] pla;
 
 
// Module: control/resets.v
// Module: control/resets.v
wire clrpc;
wire clrpc;
wire nreset;
wire nreset;
Line 165... Line 164...
wire M1;
wire M1;
wire M2;
wire M2;
wire M3;
wire M3;
wire M4;
wire M4;
wire M5;
wire M5;
wire M6;
 
wire T1;
wire T1;
wire T2;
wire T2;
wire T3;
wire T3;
wire T4;
wire T4;
wire T5;
wire T5;
Line 254... Line 252...
wire reg_sel_sys_lo;
wire reg_sel_sys_lo;
wire reg_sel_sys_hi;
wire reg_sel_sys_hi;
wire reg_gp_we;
wire reg_gp_we;
wire reg_sys_we_lo;
wire reg_sys_we_lo;
wire reg_sys_we_hi;
wire reg_sys_we_hi;
 
wire reg_sw_4d_lo;
 
wire reg_sw_4d_hi;
 
 
// Module: bus/address_latch.v
// Module: bus/address_latch.v
wire address_is_1;
wire address_is_1;
wire [15:0] address;
wire [15:0] address;
 
 
// Module: bus/address_pins.v
// Module: bus/address_pins.v
wire [15:0] abus;
wire [15:0] abus;
 
 
// Module: bus/bus_control.v
// Module: bus/bus_switch.v
wire bus_db_oe;
 
 
 
// Module: bus/bus_switch.sv
 
wire bus_sw_1u;
wire bus_sw_1u;
wire bus_sw_1d;
wire bus_sw_1d;
wire bus_sw_2u;
wire bus_sw_2u;
wire bus_sw_2d;
wire bus_sw_2d;
wire bus_sw_mask543_en;
wire bus_sw_mask543_en;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.