OpenCores
URL https://opencores.org/ocsvn/cop/cop/trunk

Subversion Repositories cop

[/] [cop/] [trunk/] [bench/] [verilog/] [tst_bench_top.v] - Diff between revs 7 and 10

Show entire file | Details | Blame | View Log

Rev 7 Rev 10
Line 145... Line 145...
 
 
  // generate clock
  // generate clock
  always #20 mstr_test_clk = ~mstr_test_clk;
  always #20 mstr_test_clk = ~mstr_test_clk;
 
 
  always @(posedge mstr_test_clk)
  always @(posedge mstr_test_clk)
    vector = vector + 1;
    vector <= vector + 1;
 
 
  always @(mstr_test_clk)
  always @(mstr_test_clk)
    begin
    begin
      if (osc_div <= 7)
      if (osc_div <= 7)
        osc_div = osc_div + 1;
        osc_div <= osc_div + 1;
      else
      else
        osc_div = 0;
        osc_div <= 0;
      if (osc_div == 7)
      if (osc_div == 7)
        startup_osc = !startup_osc;
        startup_osc <= !startup_osc;
    end
    end
 
 
  assign osc_clk = startup_osc && en_osc_clk;
  assign osc_clk = startup_osc && en_osc_clk;
 
 
  // hookup wishbone master model
  // hookup wishbone master model

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.