URL
https://opencores.org/ocsvn/dma_axi/dma_axi/trunk
[/] [dma_axi/] [trunk/] [README.txt] - Diff between revs 2 and 3
Show entire file |
Details |
Blame |
View Log
Rev 2 |
Rev 3 |
Line 1... |
Line 1... |
|
|
|
------------------------------ Remark ----------------------------------------
|
|
We will be very happy to receive any kind of feedback regarding our tools and cores.
|
|
We will also be willing to support any company intending to integrate our cores into their project.
|
|
For any questions / remarks / suggestions / bugs please contact info@provartec.com.
|
|
------------------------------------------------------------------------------
|
|
|
Opencores.org project - DMA AXI
|
Opencores.org project - DMA AXI
|
|
|
This core is based on the Provartec PR200 IP - 'Generic High performance dual-core AXI DMA'
|
This core is based on the Provartec PR200 IP - 'Generic High performance dual-core AXI DMA'
|
|
|
The original IP is a configurable, generic AXI DMA written in RobustVerilog.
|
The original IP is a configurable, generic AXI DMA written in RobustVerilog.
|
|
|
This project contains two Verilog cores, one a 32-bit build and the other a 64-bit build.
|
This project contains two Verilog cores, one a 32-bit build and the other a 64-bit build.
|
|
|
To view the complete IP - http://www.provartec.com/ipproducts/56
|
To view the complete IP - http://www.provartec.com/ipproducts/56
|
For any questions / remarks / suggestions / bugs please contact info@provartec.com.
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.