OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_avnet_lx9microbard/] [rtl/] [verilog/] [openmsp430/] [openMSP430_undefines.v] - Diff between revs 193 and 202

Show entire file | Details | Blame | View Log

Rev 193 Rev 202
Line 159... Line 159...
// Include/Exclude Watchdog timer
// Include/Exclude Watchdog timer
`ifdef WATCHDOG
`ifdef WATCHDOG
`undef WATCHDOG
`undef WATCHDOG
`endif
`endif
 
 
 
// Include/Exclude DMA interface support
 
`ifdef DMA_IF_EN
 
`undef DMA_IF_EN
 
`endif
 
 
// Include/Exclude Non-Maskable-Interrupt support
// Include/Exclude Non-Maskable-Interrupt support
`ifdef NMI
`ifdef NMI
`undef NMI
`undef NMI
`endif
`endif
 
 
Line 703... Line 708...
 
 
// Basic clock module: BCSCTL1 Control Register
// Basic clock module: BCSCTL1 Control Register
`ifdef DIVAx
`ifdef DIVAx
`undef DIVAx
`undef DIVAx
`endif
`endif
 
`ifdef DMA_CPUOFF
 
`undef DMA_CPUOFF
 
`endif
 
`ifdef DMA_SCG0
 
`undef DMA_SCG0
 
`endif
 
`ifdef DMA_SCG1
 
`undef DMA_SCG1
 
`endif
 
`ifdef DMA_OSCOFF
 
`undef DMA_OSCOFF
 
`endif
 
 
// Basic clock module: BCSCTL2 Control Register
// Basic clock module: BCSCTL2 Control Register
`ifdef SELMx
`ifdef SELMx
`undef SELMx
`undef SELMx
`endif
`endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.