OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [actel/] [ordb1a3pe1500/] [rtl/] [verilog/] [include/] [orpsoc-params.v] - Diff between revs 408 and 439

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 408 Rev 439
Line 120... Line 120...
 
 
// MC0 (SDRAM, or other)
// MC0 (SDRAM, or other)
parameter wbs_i_mc0_data_width = 32;
parameter wbs_i_mc0_data_width = 32;
parameter wbs_d_mc0_data_width = 32;
parameter wbs_d_mc0_data_width = 32;
 
 
// Memory sizing for synthesis (small)
 
parameter sdram_ba_width = 2;
 
// For 8MB part, mt16lc4m16a2
 
parameter sdram_row_width = 12;
 
parameter sdram_col_width = 8;
 
// For 32MB part, mt16lc4m16a2
 
//parameter sdram_row_width = 13;
 
//parameter sdram_col_width = 9;
 
 
 
// ETH0 defines
// ETH0 defines
parameter eth0_wb_adr = 8'h92;
parameter eth0_wb_adr = 8'h92;
parameter wbs_d_eth0_data_width = 32;
parameter wbs_d_eth0_data_width = 32;
parameter wbs_d_eth0_addr_width = 12;
parameter wbs_d_eth0_addr_width = 12;
parameter wbm_eth0_data_width = 32;
parameter wbm_eth0_data_width = 32;
parameter wbm_eth0_addr_width = 32;
parameter wbm_eth0_addr_width = 32;
 
 
// Memory sizing for synthesis (small)
// Memory sizing for wb_ram (simulation only)
parameter internal_sram_mem_span = 32'h0080_0000;
parameter internal_sram_mem_span = 32'h0080_0000; // 8MB
parameter internal_sram_adr_width_for_span = 23;
parameter internal_sram_adr_width_for_span = 23;  // log2(8192*1024)
 
 
//////////////////////////////////////////////////////
//////////////////////////////////////////////////////
//                                                  //
//                                                  //
// Wishbone bus parameters                          //
// Wishbone bus parameters                          //
//                                                  //
//                                                  //

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.