OpenCores
URL https://opencores.org/ocsvn/qaz_libs/qaz_libs/trunk

Subversion Repositories qaz_libs

[/] [qaz_libs/] [trunk/] [avalon_lib/] [src/] [amm_if.sv] - Diff between revs 29 and 31

Only display areas with differences | Details | Blame | View Log

Rev 29 Rev 31
//////////////////////////////////////////////////////////////////////
//////////////////////////////////////////////////////////////////////
////                                                              ////
////                                                              ////
//// Copyright (C) 2015 Authors and OPENCORES.ORG                 ////
//// Copyright (C) 2015 Authors and OPENCORES.ORG                 ////
////                                                              ////
////                                                              ////
//// This source file may be used and distributed without         ////
//// This source file may be used and distributed without         ////
//// restriction provided that this copyright statement is not    ////
//// restriction provided that this copyright statement is not    ////
//// removed from the file and that any derivative work contains  ////
//// removed from the file and that any derivative work contains  ////
//// the original copyright notice and the associated disclaimer. ////
//// the original copyright notice and the associated disclaimer. ////
////                                                              ////
////                                                              ////
//// This source file is free software; you can redistribute it   ////
//// This source file is free software; you can redistribute it   ////
//// and/or modify it under the terms of the GNU Lesser General   ////
//// and/or modify it under the terms of the GNU Lesser General   ////
//// Public License as published by the Free Software Foundation; ////
//// Public License as published by the Free Software Foundation; ////
//// either version 2.1 of the License, or (at your option) any   ////
//// either version 2.1 of the License, or (at your option) any   ////
//// later version.                                               ////
//// later version.                                               ////
////                                                              ////
////                                                              ////
//// This source is distributed in the hope that it will be       ////
//// This source is distributed in the hope that it will be       ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
//// PURPOSE.  See the GNU Lesser General Public License for more ////
//// PURPOSE.  See the GNU Lesser General Public License for more ////
//// details.                                                     ////
//// details.                                                     ////
////                                                              ////
////                                                              ////
//// You should have received a copy of the GNU Lesser General    ////
//// You should have received a copy of the GNU Lesser General    ////
//// Public License along with this source; if not, download it   ////
//// Public License along with this source; if not, download it   ////
//// from http://www.opencores.org/lgpl.shtml                     ////
//// from http://www.opencores.org/lgpl.shtml                     ////
////                                                              ////
////                                                              ////
//////////////////////////////////////////////////////////////////////
//////////////////////////////////////////////////////////////////////
interface
interface
  amm_if
  amm_if
  #(
  #(
    A = 32, // address bus width
    A = 32, // address bus width
    N = 8,  // data bus width in bytes
    N = 8,  // data bus width in bytes
    B = 7   // burstcount width
    B = 7   // burstcount width
  )
  )
  (
  (
    input reset,
    input reset,
    input clk
    input clk
  );
  );
        logic [(A-1):0]   address;
        logic [(A-1):0]   address;
        logic             read;
        logic             read;
        logic   [(8*N)-1:0] readdata;
        logic   [(8*N)-1:0] readdata;
        logic             write;
        logic             write;
        logic   [(8*N)-1:0] writedata;
        logic   [(8*N)-1:0] writedata;
        logic   [N-1:0]     byteenable;
        logic   [N-1:0]     byteenable;
        logic             begintransfer;
        logic             begintransfer;
        logic             waitrequest;
        logic             waitrequest;
        logic             arbiterlock;
        logic             arbiterlock;
        logic             readdatavalid;
        logic             readdatavalid;
        logic   [B-1:0]     burstcount;
        logic   [B-1:0]     burstcount;
        logic               beginbursttransfer;
        logic               beginbursttransfer;
        logic               readyfordata;
        logic               readyfordata;
        logic               dataavailable;
        logic               dataavailable;
        logic               resetrequest;
        logic               resetrequest;
 
        logic               chipselect;
 
 
// --------------------------------------------------------------------
// --------------------------------------------------------------------
//
//
endinterface
endinterface
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.