URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Show entire file |
Details |
Blame |
View Log
Rev 134 |
Rev 135 |
Line 1... |
Line 1... |
|
|
|
|
|
|
-->
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
cde
|
cde
|
jtag
|
jtag
|
tap_tb
|
tap_tb
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog
|
gen_verilog
|
104.0
|
104.0
|
none
|
none
|
common
|
:*common:*
|
./tools/verilog/gen_verilog
|
tools/verilog/gen_verilog
|
|
|
|
|
destination
|
destination
|
jtag_tap_tb
|
jtag_tap_tb
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
JTAG_SEL2
|
|
JTAG_USER1_WIDTH8
|
|
JTAG_USER1_RESET8'h12
|
|
JTAG_USER2_WIDTH24
|
|
JTAG_USER2_RESET24'h123456
|
|
JTAG_MODEL_DIVCNT 4'h4
|
|
JTAG_MODEL_SIZE 4
|
|
|
|
|
|
|
INST_LENGTH4
|
|
INST_RETURN4'b1101
|
|
EXTEST4'b0000
|
|
SAMPLE4'b0001
|
|
HIGHZ_MODE4'b0010
|
|
CHIP_ID_ACCESS4'b0011
|
|
CLAMP4'b1000
|
|
RPC_DATA4'b1010
|
|
RPC_ADD4'b1001
|
|
BYPASS4'b1111
|
|
CHIP_ID_VAL32'h12345678
|
|
|
|
|
Params
|
|
|
|
|
|
spirit:library="cde"
|
|
spirit:name="jtag"
|
|
spirit:version="tap_dut.params"/>
|
|
|
|
|
|
|
|
|
|
|
JTAG_SEL2
|
Bfm
|
JTAG_USER1_WIDTH8
|
|
JTAG_USER1_RESET8'h12
|
spirit:library="cde"
|
JTAG_USER2_WIDTH24
|
spirit:name="jtag"
|
JTAG_USER2_RESET24'h123456
|
spirit:version="bfm.design"/>
|
JTAG_MODEL_DIVCNT 4'h4
|
|
JTAG_MODEL_SIZE 4
|
|
|
|
|
|
|
|
|
icarus
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="icarus"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
Bfm
|
|
|
|
|
|
|
|
|
|
Dut
|
|
|
|
|
|
|
|
|
|
|
|
|
commoncommon
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
lint:*Lint:*
|
|
Verilog
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
|
|
|
|
|
Dut
|
|
Dut
|
|
|
|
|
|
|
|
|
|
|
|
Bfm
|
|
Bfm
|
|
|
|
|
|
|
|
|
|
|
|
icarus
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="icarus"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
common:*common:*
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
sim:*Simulation:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
lint:*Lint:*
|
|
Verilog
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
../verilog/tb.rpc_2
|
|
verilogSource
|
|
fragment
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
../verilog/common/jtag_tap_tb
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-lint
|
|
|
../verilog/tb.rpc_2
|
|
verilogSource
|
../verilog/common/jtag_tap_tb
|
fragment
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
../verilog/common/jtag_tap_tb
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-lint
|
|
|
|
|
|
../verilog/common/jtag_tap_tb
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.