OpenCores
URL https://opencores.org/ocsvn/spacewiresystemc/spacewiresystemc/trunk

Subversion Repositories spacewiresystemc

[/] [spacewiresystemc/] [trunk/] [altera_work/] [spw_fifo_ulight/] [top_rtl/] [spw_fifo_ulight.v] - Diff between revs 32 and 40

Show entire file | Details | Blame | View Log

Rev 32 Rev 40
Line 50... Line 50...
        wire [8:0] top_tx_data;
        wire [8:0] top_tx_data;
 
 
        wire [7:0] time_out;
        wire [7:0] time_out;
        wire tick_out;
        wire tick_out;
 
 
 
        wire clk_250_sys;
 
 
        assign LED[7:7] = pll_tx_locked_export;
        assign LED[7:7] = pll_tx_locked_export;
 
 
        ulight_fifo u0 (
        ulight_fifo u0 (
                .auto_start_external_connection_export           (top_auto_start),       //           auto_start_external_connection.export
                .auto_start_external_connection_export           (top_auto_start),       //           auto_start_external_connection.export
                .clk_clk                                         (FPGA_CLK1_50),         //           clk.clk
                .clk_clk                                         (FPGA_CLK1_50),         //           clk.clk
Line 85... Line 87...
                .memory_mem_odt                                  (<connected-to-memory_mem_odt>),                                  //                                         .mem_odt
                .memory_mem_odt                                  (<connected-to-memory_mem_odt>),                                  //                                         .mem_odt
                .memory_mem_dm                                   (<connected-to-memory_mem_dm>),                                   //                                         .mem_dm
                .memory_mem_dm                                   (<connected-to-memory_mem_dm>),                                   //                                         .mem_dm
                .memory_oct_rzqin                                (<connected-to-memory_oct_rzqin>),                                //                                         .oct_rzqin
                .memory_oct_rzqin                                (<connected-to-memory_oct_rzqin>),                                //                                         .oct_rzqin
                */
                */
                .pll_0_locked_export                             (pll_tx_locked_export),                             //                             pll_0_locked.export
                .pll_0_locked_export                             (pll_tx_locked_export),                             //                             pll_0_locked.export
                .pll_0_outclk0_clk                               (clk_400_mhz),                               //                            pll_0_outclk0.clk
                .pll_0_outclk0_clk                               (clk_400_mhz),
 
                //.pll_0_outclk1_clk                               (clk_250_sys),               //                            pll_0_outclk0.clk
                .reset_reset_n                                   (reset_spw_n_b),                                   //                                    reset.reset_n
                .reset_reset_n                                   (reset_spw_n_b),                                   //                                    reset.reset_n
                .timecode_ready_rx_external_connection_export    (tick_out),    //    timecode_ready_rx_external_connection.export
                .timecode_ready_rx_external_connection_export    (tick_out),    //    timecode_ready_rx_external_connection.export
                .timecode_rx_external_connection_export          (time_out),          //          timecode_rx_external_connection.export
                .timecode_rx_external_connection_export          (time_out),          //          timecode_rx_external_connection.export
                .timecode_tx_data_external_connection_export     (top_tx_time),     //     timecode_tx_data_external_connection.export
                .timecode_tx_data_external_connection_export     (top_tx_time),     //     timecode_tx_data_external_connection.export
                .timecode_tx_enable_external_connection_export   (top_tx_tick),   //   timecode_tx_enable_external_connection.export
                .timecode_tx_enable_external_connection_export   (top_tx_tick),   //   timecode_tx_enable_external_connection.export
Line 104... Line 107...
        spw_ulight_con_top_x A_SPW_TOP(
        spw_ulight_con_top_x A_SPW_TOP(
                                         .ppll_100_MHZ(ppll_100_MHZ),
                                         .ppll_100_MHZ(ppll_100_MHZ),
                                         .ppllclk(clk_pll_mhz),
                                         .ppllclk(clk_pll_mhz),
                                         .reset_spw_n_b(reset_spw_n_b),
                                         .reset_spw_n_b(reset_spw_n_b),
 
 
 
                                         //.clk_sys_250_mhz(clk_250_sys),
 
 
                                         .top_sin(sin_a),
                                         .top_sin(sin_a),
                                         .top_din(din_a),
                                         .top_din(din_a),
 
 
                                         .top_auto_start(top_auto_start),
                                         .top_auto_start(top_auto_start),
                                         .top_link_start(top_link_start),
                                         .top_link_start(top_link_start),

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.