URL
https://opencores.org/ocsvn/thor/thor/trunk
[/] [thor/] [trunk/] [FT64v7/] [rtl/] [common/] [FT64_defines.vh] - Diff between revs 61 and 66
Show entire file |
Details |
Blame |
View Log
Rev 61 |
Rev 66 |
Line 351... |
Line 351... |
`define CSR_DBCTRL 10'h01C
|
`define CSR_DBCTRL 10'h01C
|
`define CSR_DBSTAT 10'h01D
|
`define CSR_DBSTAT 10'h01D
|
`define CSR_CAS 10'h02C
|
`define CSR_CAS 10'h02C
|
`define CSR_TVEC 10'b00000110???
|
`define CSR_TVEC 10'b00000110???
|
`define CSR_IM_STACK 10'h040
|
`define CSR_IM_STACK 10'h040
|
`define CSR_OL_STACK 10'h041
|
`define CSR_ODL_STACK 10'h041
|
`define CSR_PL_STACK 10'h042
|
`define CSR_PL_STACK 10'h042
|
`define CSR_RS_STACK 10'h043
|
`define CSR_RS_STACK 10'h043
|
`define CSR_STATUS 10'h044
|
`define CSR_STATUS 10'h044
|
`define CSR_BRS_STACK 10'h046
|
`define CSR_BRS_STACK 10'h046
|
`define CSR_EPC0 10'h048
|
`define CSR_EPC0 10'h048
|
Line 459... |
Line 459... |
`define FORW_BRANCH 1'b0
|
`define FORW_BRANCH 1'b0
|
`define BACK_BRANCH 1'b1
|
`define BACK_BRANCH 1'b1
|
|
|
`define DRAMSLOT_AVAIL 3'b000
|
`define DRAMSLOT_AVAIL 3'b000
|
`define DRAMSLOT_BUSY 3'b001
|
`define DRAMSLOT_BUSY 3'b001
|
|
`define DRAMSLOT_BUSY2 3'b010
|
`define DRAMSLOT_REQBUS 3'b101
|
`define DRAMSLOT_REQBUS 3'b101
|
`define DRAMSLOT_HASBUS 3'b110
|
`define DRAMSLOT_HASBUS 3'b110
|
`define DRAMREQ_READY 3'b111
|
`define DRAMREQ_READY 3'b111
|
|
|
`define INV 1'b0
|
`define INV 1'b0
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.