OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.18.50/] [gas/] [testsuite/] [gas/] [bfin/] [stack2.d] - Rev 156

Compare with Previous | Blame | View Log

#objdump: -dr
#name: stack2
.*: +file format .*

Disassembly of section .text:

00000000 <.text>:
   0:   40 01           \[--SP\] = R0;
   2:   46 01           \[--SP\] = R6;
   4:   48 01           \[--SP\] = P0;
   6:   4c 01           \[--SP\] = P4;
   8:   50 01           \[--SP\] = I0;
   a:   51 01           \[--SP\] = I1;
   c:   54 01           \[--SP\] = M0;
   e:   55 01           \[--SP\] = M1;
  10:   5c 01           \[--SP\] = L0;
  12:   5d 01           \[--SP\] = L1;
  14:   58 01           \[--SP\] = B0;
  16:   59 01           \[--SP\] = B1;
  18:   60 01           \[--SP\] = A0.X;
  1a:   62 01           \[--SP\] = A1.X;
  1c:   61 01           \[--SP\] = A0.W;
  1e:   63 01           \[--SP\] = A1.W;
  20:   66 01           \[--SP\] = ASTAT;
  22:   67 01           \[--SP\] = RETS;
  24:   7b 01           \[--SP\] = RETI;
  26:   7c 01           \[--SP\] = RETX;
  28:   7d 01           \[--SP\] = RETN;
  2a:   7e 01           \[--SP\] = RETE;
  2c:   70 01           \[--SP\] = LC0;
  2e:   73 01           \[--SP\] = LC1;
  30:   71 01           \[--SP\] = LT0;
  32:   74 01           \[--SP\] = LT1;
  34:   72 01           \[--SP\] = LB0;
  36:   75 01           \[--SP\] = LB1;
  38:   76 01           \[--SP\] = CYCLES;
  3a:   77 01           \[--SP\] = CYCLES2;
  3c:   78 01           \[--SP\] = USP;
  3e:   79 01           \[--SP\] = SEQSTAT;
  40:   7a 01           \[--SP\] = SYSCFG;
  42:   c0 05           \[--SP\] = \(R7:0, P5:0\);
  44:   40 05           \[--SP\] = \(R7:0\);
  46:   c0 04           \[--SP\] = \(P5:0\);
  48:   30 90           R0 = \[SP\+\+\];
  4a:   36 90           R6 = \[SP\+\+\];
  4c:   70 90           P0 = \[SP\+\+\];
  4e:   74 90           P4 = \[SP\+\+\];
  50:   10 01           I0 = \[SP\+\+\];
  52:   11 01           I1 = \[SP\+\+\];
  54:   14 01           M0 = \[SP\+\+\];
  56:   15 01           M1 = \[SP\+\+\];
  58:   1c 01           L0 = \[SP\+\+\];
  5a:   1d 01           L1 = \[SP\+\+\];
  5c:   18 01           B0 = \[SP\+\+\];
  5e:   19 01           B1 = \[SP\+\+\];
  60:   20 01           A0.X = \[SP\+\+\];
  62:   22 01           A1.X = \[SP\+\+\];
  64:   21 01           A0.W = \[SP\+\+\];
  66:   23 01           A1.W = \[SP\+\+\];
  68:   26 01           ASTAT = \[SP\+\+\];
  6a:   27 01           RETS = \[SP\+\+\];
  6c:   3b 01           RETI = \[SP\+\+\];
  6e:   3c 01           RETX = \[SP\+\+\];
  70:   3d 01           RETN = \[SP\+\+\];
  72:   3e 01           RETE = \[SP\+\+\];
  74:   30 01           LC0 = \[SP\+\+\];
  76:   33 01           LC1 = \[SP\+\+\];
  78:   31 01           LT0 = \[SP\+\+\];
  7a:   34 01           LT1 = \[SP\+\+\];
  7c:   32 01           LB0 = \[SP\+\+\];
  7e:   35 01           LB1 = \[SP\+\+\];
  80:   36 01           CYCLES = \[SP\+\+\];
  82:   37 01           CYCLES2 = \[SP\+\+\];
  84:   38 01           USP = \[SP\+\+\];
  86:   39 01           SEQSTAT = \[SP\+\+\];
  88:   3a 01           SYSCFG = \[SP\+\+\];
  8a:   80 05           \(R7:0, P5:0\) = \[SP\+\+\];
  8c:   00 05           \(R7:0\) = \[SP\+\+\];
  8e:   80 04           \(P5:0\) = \[SP\+\+\];
  90:   00 e8 00 00     LINK 0x0;.*
  94:   00 e8 02 00     LINK 0x8;.*
  98:   00 e8 ff ff     LINK 0x3fffc;.*
  9c:   01 e8 00 00     UNLINK;

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.