OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.5.1/] [gcc/] [testsuite/] [gcc.target/] [sparc/] [sparc-reg-1.c] - Rev 326

Compare with Previous | Blame | View Log

/* PR middle-end/20263 */
 
/* { dg-do assemble } */
/* { dg-options "" } */
 
register void *tp __asm__("%g7");
 
void set_tp(void)
{
  tp = 0;
} 
 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.