OpenCores
URL https://opencores.org/ocsvn/structural_vhdl/structural_vhdl/trunk

Subversion Repositories structural_vhdl

[/] [structural_vhdl/] [trunk/] [key_regulator/] [leftshiftregister16.vst] - Rev 4

Compare with Previous | Blame | View Log

-- VHDL structural description generated from `leftshiftregister16`
--              date : Tue Jul 31 10:18:06 2001


-- Entity Declaration

ENTITY leftshiftregister16 IS
  PORT (
  p : in BIT_VECTOR (16 DOWNTO 0);      -- p
  q : in BIT;   -- q
  r : out BIT_VECTOR (33 DOWNTO 0);     -- r
  vdd : in BIT; -- vdd
  vss : in BIT  -- vss
  );
END leftshiftregister16;

-- Architecture Declaration

ARCHITECTURE VST OF leftshiftregister16 IS
  COMPONENT a2_x2
    port (
    i0 : in BIT;        -- i0
    i1 : in BIT;        -- i1
    q : out BIT;        -- q
    vdd : in BIT;       -- vdd
    vss : in BIT        -- vss
    );
  END COMPONENT;

  COMPONENT zero_x0
    port (
    nq : out BIT;       -- nq
    vdd : in BIT;       -- vdd
    vss : in BIT        -- vss
    );
  END COMPONENT;


BEGIN

  r_0 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(0));
  r_1 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(1));
  r_2 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(2));
  r_3 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(3));
  r_4 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(4));
  r_5 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(5));
  r_6 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(6));
  r_7 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(7));
  r_8 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(8));
  r_9 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(9));
  r_10 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(10));
  r_11 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(11));
  r_12 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(12));
  r_13 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(13));
  r_14 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(14));
  r_15 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(15));
  r_16 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(16),
    i1 => p(0),
    i0 => q);
  r_17 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(17),
    i1 => p(1),
    i0 => q);
  r_18 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(18),
    i1 => p(2),
    i0 => q);
  r_19 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(19),
    i1 => p(3),
    i0 => q);
  r_20 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(20),
    i1 => p(4),
    i0 => q);
  r_21 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(21),
    i1 => p(5),
    i0 => q);
  r_22 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(22),
    i1 => p(6),
    i0 => q);
  r_23 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(23),
    i1 => p(7),
    i0 => q);
  r_24 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(24),
    i1 => p(8),
    i0 => q);
  r_25 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(25),
    i1 => p(9),
    i0 => q);
  r_26 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(26),
    i1 => p(10),
    i0 => q);
  r_27 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(27),
    i1 => p(11),
    i0 => q);
  r_28 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(28),
    i1 => p(12),
    i0 => q);
  r_29 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(29),
    i1 => p(13),
    i0 => q);
  r_30 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(30),
    i1 => p(14),
    i0 => q);
  r_31 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(31),
    i1 => p(15),
    i0 => q);
  r_32 : a2_x2
    PORT MAP (
    vss => vss,
    vdd => vdd,
    q => r(32),
    i1 => p(16),
    i0 => q);
  r_33 : zero_x0
    PORT MAP (
    vss => vss,
    vdd => vdd,
    nq => r(33));

end VST;

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.