OpenCores
URL https://opencores.org/ocsvn/2d_game_console/2d_game_console/trunk

Subversion Repositories 2d_game_console

[/] [2d_game_console/] [trunk/] [Processor_ModelSim/] [work/] [_info] - Rev 2

Compare with Previous | Blame | View Log

m255
K4
z2
13
!s112 1.1
!i10d 8192
!i10e 25
!i10f 100
cModel Technology
dC:/intelFPGA/17.0
vGenesis_6button_Interface
Z0 !s110 1531706168
!i10b 1
!s100 5YDRCP[^PLhb?HS0EIFPh2
IlzCYJ[QaJjAXOJ`UZUdg?3
Z1 VDg1SIo80bB@j0V0VzS_@n1
Z2 dC:/Users/Lucas/Desktop/TCC/Processor_ModelSim
w1530371484
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Genesis_6button_Interface.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Genesis_6button_Interface.v
L0 1
Z3 OV;L;10.5b;63
r1
!s85 0
31
Z4 !s108 1531706168.000000
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Genesis_6button_Interface.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Genesis_6button_Interface.v|
!i113 1
Z5 o-work work
Z6 tCvgOpt 0
n@genesis_6button_@interface
vInterrupt_Controller
Z7 !s110 1531706169
!i10b 1
!s100 1LRR9?YgIooCc:o4Kd52A1
I=8YBF<WD_hgUNzTVRB6ZJ1
R1
R2
w1525207608
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Interrupt_Controller.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Interrupt_Controller.v
L0 1
R3
r1
!s85 0
31
R4
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Interrupt_Controller.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Interrupt_Controller.v|
!i113 1
R5
R6
n@interrupt_@controller
Eip_add
Z8 w1520454852
Z9 DPx3 std 6 textio 0 22 zE1`LPoLg^DX3Oz^4Fj1K3
Z10 DPx4 ieee 14 std_logic_1164 0 22 eNV`TJ_GofJTzYa?f<@Oe1
R2
Z11 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ADD.vhd
Z12 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ADD.vhd
l0
L43
Vd1AXYR_9G]W]<z28P?cl32
!s100 `m7Q0n_>_PK5DgL;^SJkI0
Z13 OV;C;10.5b;63
32
R7
!i10b 1
Z14 !s108 1531706169.000000
Z15 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ADD.vhd|
Z16 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ADD.vhd|
!i113 1
Z17 o-work work -2002 -explicit
Z18 tExplicit 1 CvgOpt 0
Asyn
R9
R10
DEx4 work 6 ip_add 0 22 d1AXYR_9G]W]<z28P?cl32
l80
L55
Vi84Blfb[n=_PD3QlU[bb`0
!s100 <j:>h7F4lbgd`cHOV8On^0
R13
32
R7
!i10b 1
R14
R15
R16
!i113 1
R17
R18
Eip_compare
Z19 w1520474075
R9
R10
R2
Z20 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_COMPARE.vhd
Z21 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_COMPARE.vhd
l0
L43
V5W1<k0JB8_@]i@h^iX:M00
!s100 j5a8kfY_IW]cV37eH<e662
R13
32
R7
!i10b 1
R14
Z22 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_COMPARE.vhd|
Z23 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_COMPARE.vhd|
!i113 1
R17
R18
Asyn
R9
R10
DEx4 work 10 ip_compare 0 22 5W1<k0JB8_@]i@h^iX:M00
l81
L56
VAI^Vj<=4glm8:<c40GnMP2
!s100 iNQ1@ijagM1NNK_8Wb=nn0
R13
32
R7
!i10b 1
R14
R22
R23
!i113 1
R17
R18
Eip_divide
Z24 w1530386675
R9
R10
R2
Z25 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_DIVIDE.vhd
Z26 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_DIVIDE.vhd
l0
L43
V=3<X7l:k3mLNm@N[cn3LJ1
!s100 >eallAU?fX?UDIifT5o7P3
R13
32
R7
!i10b 1
R14
Z27 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_DIVIDE.vhd|
Z28 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_DIVIDE.vhd|
!i113 1
R17
R18
Asyn
R9
R10
DEx4 work 9 ip_divide 0 22 =3<X7l:k3mLNm@N[cn3LJ1
l81
L55
VPNl2B=0[_mR>^DhXFSNEX3
!s100 SiRIoU^Iblg3kCFD:XXBR2
R13
32
R7
!i10b 1
R14
R27
R28
!i113 1
R17
R18
Eip_mult
Z29 w1522805773
R9
R10
R2
Z30 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_MULT.vhd
Z31 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_MULT.vhd
l0
L43
V6F4;ceEc;n`U5GmcYYoB41
!s100 3lif@Ti:6T;]kM]M4JSDB0
R13
32
Z32 !s110 1531706170
!i10b 1
Z33 !s108 1531706170.000000
Z34 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_MULT.vhd|
Z35 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_MULT.vhd|
!i113 1
R17
R18
Asyn
R9
R10
DEx4 work 7 ip_mult 0 22 6F4;ceEc;n`U5GmcYYoB41
l78
L54
VVA@IzCSbFkW_a_25lAC8Q2
!s100 l]@QIH@5meOAPLTajfb];1
R13
32
R32
!i10b 1
R33
R34
R35
!i113 1
R17
R18
Eip_pll
Z36 w1525568790
R9
R10
R2
Z37 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_PLL.vhd
Z38 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_PLL.vhd
l0
L43
V]>eAO8Mb<aMe7YTEm5`_h0
!s100 1XN1FnDQg^N8m1aSL``A@1
R13
32
R32
!i10b 1
R33
Z39 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_PLL.vhd|
Z40 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_PLL.vhd|
!i113 1
R17
R18
Asyn
R9
R10
DEx4 work 6 ip_pll 0 22 ]>eAO8Mb<aMe7YTEm5`_h0
l126
L52
V[Ffffd@QZ6z7j[P2MRK3n1
!s100 8kh58kb7a@1lZdfPz8RkQ3
R13
32
R32
!i10b 1
R33
R39
R40
!i113 1
R17
R18
Eip_ram_data
Z41 w1526428777
Z42 DPx9 altera_mf 20 altera_mf_components 0 22 :YRc5<ojH^WgP]^Vezi9c1
R9
R10
R2
Z43 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_RAM_Data.vhd
Z44 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_RAM_Data.vhd
l0
L43
V^QQO99U1LDZLMWD]>zEg73
!s100 >:@`Z`hQO?<8XXzA]G9<N1
R13
32
R32
!i10b 1
R33
Z45 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_RAM_Data.vhd|
Z46 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_RAM_Data.vhd|
!i113 1
R17
R18
Asyn
R42
R9
R10
DEx4 work 11 ip_ram_data 0 22 ^QQO99U1LDZLMWD]>zEg73
l59
L55
Vo:[=mSS9>DJ_[ae2i=Y=`1
!s100 gh:BI@W=:6LbB<MOzO35N3
R13
32
R32
!i10b 1
R33
R45
R46
!i113 1
R17
R18
Eip_rom_program
Z47 w1525012912
R42
R9
R10
R2
Z48 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ROM_Program.vhd
Z49 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ROM_Program.vhd
l0
L43
V3RcQ:l6NU`e=1f:dC:Ij<2
!s100 iY6C[l7_2ZBfWjEF`R>T?2
R13
32
Z50 !s110 1531706171
!i10b 1
Z51 !s108 1531706171.000000
Z52 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ROM_Program.vhd|
Z53 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_ROM_Program.vhd|
!i113 1
R17
R18
Asyn
R42
R9
R10
DEx4 work 14 ip_rom_program 0 22 3RcQ:l6NU`e=1f:dC:Ij<2
l57
L53
V62EPF=6PCYAz;>emm`lRh3
!s100 Oi:gi=gI=M@VLjNLIA7NL0
R13
32
R50
!i10b 1
R51
R52
R53
!i113 1
R17
R18
Eip_sub
Z54 w1520455019
R9
R10
R2
Z55 8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_SUB.vhd
Z56 FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_SUB.vhd
l0
L43
V3_PWE861Fa41?f1B9@NMD3
!s100 <cOOMf0HnekLFFgW9m^;i1
R13
32
R50
!i10b 1
R51
Z57 !s90 -reportprogress|300|-work|work|-2002|-explicit|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_SUB.vhd|
Z58 !s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/IP_SUB.vhd|
!i113 1
R17
R18
Asyn
R9
R10
DEx4 work 6 ip_sub 0 22 3_PWE861Fa41?f1B9@NMD3
l80
L55
VD?_jNZNKd^YLoHS^ZJ;d51
!s100 EUm]c4d1OJ]T9NC>1NU4K3
R13
32
R50
!i10b 1
R51
R57
R58
!i113 1
R17
R18
vMemory_Arbiter
R50
!i10b 1
!s100 ]^RhA4=@z`S=cH]TJ;Ng]0
ICGkGg18gbjX@]9_2@6YgX3
R1
R2
w1525139685
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Arbiter.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Arbiter.v
L0 1
R3
r1
!s85 0
31
R51
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Arbiter.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Arbiter.v|
!i113 1
R5
R6
n@memory_@arbiter
vMemory_Reader_FSM
!s110 1528685825
!i10b 1
!s100 gm]=ZzB1QBAM:beTA=2W42
I1X_PIFEob`;REj>B=IY8@3
R1
R2
w1526435127
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Reader_FSM.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Reader_FSM.v
L0 2
R3
r1
!s85 0
31
!s108 1528685825.000000
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Reader_FSM.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Memory_Reader_FSM.v|
!i113 1
R5
R6
n@memory_@reader_@f@s@m
vProcessor
Z59 !s110 1531706172
!i10b 1
!s100 K;eebT]65CaNa:nJ<aKJX1
ICA^N]4<YE7:ACZnZceRZU2
R1
R2
w1531703328
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor.v
L0 20
R3
r1
!s85 0
31
Z60 !s108 1531706172.000000
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor.v|
!i113 1
R5
R6
n@processor
vProcessor_Controller
R59
!i10b 1
!s100 HiS4Nlime90L@z0k>1SZW2
I7hR`eC;S^K51kM:ghS:9P3
R1
R2
w1526427782
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor_Controller.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor_Controller.v
L0 1
R3
r1
!s85 0
31
R60
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor_Controller.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Processor_Controller.v|
!i113 1
R5
R6
n@processor_@controller
vReset_Synchronizer
R59
!i10b 1
!s100 YAJka4WNh4D3GeSJ3DTMB0
IJ<820ko3I@m^JJ?9>^zee1
R1
R2
w1526602542
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Reset_Synchronizer.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Reset_Synchronizer.v
L0 1
R3
r1
!s85 0
31
R60
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Reset_Synchronizer.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Reset_Synchronizer.v|
!i113 1
R5
R6
n@reset_@synchronizer
vSega_Genesis_6button_Controller
!s110 1528685826
!i10b 1
!s100 j=FeIFiVgzPDGQbgTjhMe2
Io<JDNHWK_aQomKi]j7AN20
R1
R2
w1526268585
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sega_Genesis_6button_Controller.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sega_Genesis_6button_Controller.v
L0 1
R3
r1
!s85 0
31
!s108 1528685826.000000
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sega_Genesis_6button_Controller.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sega_Genesis_6button_Controller.v|
!i113 1
R5
R6
n@sega_@genesis_6button_@controller
vSprite_Processor
Z61 !s110 1531706173
!i10b 1
!s100 A9gf;DH2;7?cG9Rd_zO>71
IVYXe@c[11mjgG<7]DOXZB0
R1
R2
w1528680799
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Processor.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Processor.v
L0 1
R3
r1
!s85 0
31
R60
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Processor.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Processor.v|
!i113 1
R5
R6
n@sprite_@processor
vSprite_Shape_Reader
R61
!i10b 1
!s100 Z2OdmlIBl7U>lkK5TF8540
IcFEoPMFUGz[ogDZ`USKjd0
R1
R2
w1526530167
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Shape_Reader.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Shape_Reader.v
L0 1
R3
r1
!s85 0
31
Z62 !s108 1531706173.000000
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Shape_Reader.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/Sprite_Shape_Reader.v|
!i113 1
R5
R6
n@sprite_@shape_@reader
vSRAM_Controller
!s110 1528685827
!i10b 1
!s100 9JB19mmk;XYAzz]7ZM7^03
IVMGK@Igjcgb3Xh4KXRzHT0
R1
R2
w1499552154
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Controller.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Controller.v
L0 1
R3
r1
!s85 0
31
!s108 1528685827.000000
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Controller.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Controller.v|
!i113 1
R5
R6
n@s@r@a@m_@controller
vSRAM_Interface
R61
!i10b 1
!s100 RHolWzfg23zb;4Gfh6C1O3
IWdLDBOmOVa<gUAEekL8JB3
R1
R2
w1530377394
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Interface.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Interface.v
L0 2
R3
r1
!s85 0
31
R62
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Interface.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/SRAM_Interface.v|
!i113 1
R5
R6
n@s@r@a@m_@interface
vTB_Processor
R0
!i10b 1
!s100 ^AofD]WJB82NZMEd^izb13
I@TYa=4d`gC@a61Kl<Vn;I0
R1
R2
w1531706166
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/TB_Processor.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/TB_Processor.v
L0 4
R3
r1
!s85 0
31
R4
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/TB_Processor.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/TB_Processor.v|
!i113 1
R5
R6
n@t@b_@processor
vVGA_Interface
R61
!i10b 1
!s100 o4LBe6LB4PSS0LAX_bEL>1
In?NT>nzR=JVCd2eMD:;eM3
R1
R2
w1531700427
8C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/VGA_Interface.v
FC:/Users/Lucas/Desktop/TCC/Processor_ModelSim/VGA_Interface.v
L0 1
R3
r1
!s85 0
31
R62
!s107 C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/VGA_Interface.v|
!s90 -reportprogress|300|-work|work|-stats=none|C:/Users/Lucas/Desktop/TCC/Processor_ModelSim/VGA_Interface.v|
!i113 1
R5
R6
n@v@g@a_@interface

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.