URL
https://opencores.org/ocsvn/6809_6309_compatible_core/6809_6309_compatible_core/trunk
Subversion Repositories 6809_6309_compatible_core
[/] [6809_6309_compatible_core/] [trunk/] [syn/] [lattice/] [P6809/] [P6809_P6809_par.html] - Rev 9
Go to most recent revision | Compare with Previous | Blame | View Log
<HTML> <HEAD><TITLE>Place & Route Report</TITLE> <STYLE TYPE="text/css"> <!-- body,pre{ font-family:'Courier New', monospace; color: #000000; font-size:88%; background-color: #ffffff; } h1 { font-weight: bold; margin-top: 24px; margin-bottom: 10px; border-bottom: 3px solid #000; font-size: 1em; } h2 { font-weight: bold; margin-top: 18px; margin-bottom: 5px; font-size: 0.90em; } h3 { font-weight: bold; margin-top: 12px; margin-bottom: 5px; font-size: 0.80em; } p { font-size:78%; } P.Table { margin-top: 4px; margin-bottom: 4px; margin-right: 4px; margin-left: 4px; } table { border-width: 1px 1px 1px 1px; border-style: solid solid solid solid; border-color: black black black black; border-collapse: collapse; } th { font-weight:bold; padding: 4px; border-width: 1px 1px 1px 1px; border-style: solid solid solid solid; border-color: black black black black; vertical-align:top; text-align:left; font-size:78%; } td { padding: 4px; border-width: 1px 1px 1px 1px; border-style: solid solid solid solid; border-color: black black black black; vertical-align:top; font-size:78%; } a { color:#013C9A; text-decoration:none; } a:visited { color:#013C9A; } a:hover, a:active { text-decoration:underline; color:#5BAFD4; } .pass { background-color: #00ff00; } .fail { background-color: #ff0000; } .comment { font-size: 90%; font-style: italic; } --> </STYLE> </HEAD> <PRE><A name="Par"></A>PAR: Place And Route Diamond (64-bit) 2.2.0.101. Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2013 Lattice Semiconductor Corporation, All rights reserved. Mon Jan 6 06:54:33 2014 /usr/local/diamond/2.2_x64/ispfpga/bin/lin64/par -f P6809_P6809.p2t P6809_P6809_map.ncd P6809_P6809.dir P6809_P6809.prf Preference file: P6809_P6809.prf. <A name="par_cts"></A><B><U><big>Cost Table Summary</big></U></B> Level/ Number Worst Timing Run NCD Cost [ncd] Unrouted Slack Score Time Status ---------- -------- ----- -------- ----- ------ 5_1 * 0 1.054 0 27 Complete * : Design saved. Total (real) run time for 1-seed: 27 secs par done! Lattice Place and Route Report for Design "P6809_P6809_map.ncd" Mon Jan 6 06:54:33 2014 <A name="par_best"></A><B><U><big>Best Par Run</big></U></B> PAR: Place And Route Diamond (64-bit) 2.2.0.101. Command Line: par -w -l 5 -i 6 -t 1 -c 0 -e 0 -exp parUseNBR=1:parCDP=0:parCDR=0:parPathBased=OFF P6809_P6809_map.ncd P6809_P6809.dir/5_1.ncd P6809_P6809.prf Preference file: P6809_P6809.prf. Placement level-cost: 5-1. Routing Iterations: 6 Loading design for application par from file P6809_P6809_map.ncd. Design name: CC3_top NCD version: 3.2 Vendor: LATTICE Device: LCMXO2-7000HE Package: TQFP144 Performance: 4 Loading device for application par from file 'xo2c7000.nph' in environment: /usr/local/diamond/2.2_x64/ispfpga. Package Status: Final Version 1.36 Performance Hardware Data Status: Final) Version 23.4 License checked out. Ignore Preference Error(s): True <A name="par_dus"></A><B><U><big>Device utilization summary:</big></U></B> PIO (prelim) 49+4(JTAG)/336 14% used 49+4(JTAG)/115 42% bonded IOLOGIC 10/336 2% used SLICE 1218/3432 35% used GSR 1/1 100% used EBR 10/26 38% used INFO: Design contains EBR with ASYNC Reset Mode that has a limitation: The use of the EBR block asynchronous reset requires that certain timing be met between the clock and the reset within the memory block. See the device specific datasheet for additional details. INFO: Design contains pre-loadable EBR during configuration that has a requirement: Since the GSR is disabled for the EBR, make sure write enable and chip enable are inactive during wake-up, so that the pre-loaded initialization values will not be corrupted during wake-up state. Number of Signals: 2816 Number of Connections: 9541 Pin Constraint Summary: 49 out of 49 pins locked (100% locked). The following 1 signal is selected to use the primary clock routing resources: cpu_clkgen (driver: clk40_i, clk load #: 290) The following 4 signals are selected to use the secondary clock routing resources: cpu_clk (driver: SLICE_383, clk load #: 0, sr load #: 0, ce load #: 80) cpu0/k_ealo_cnv_0[0] (driver: cpu0/SLICE_689, clk load #: 0, sr load #: 0, ce load #: 16) cpu0/regs/PC_1_sqmuxa_2_RNIDL992 (driver: SLICE_383, clk load #: 0, sr load #: 0, ce load #: 16) cpu0/un1_k_opcode_3_3_RNIC8F8I (driver: cpu0/regs/SLICE_634, clk load #: 0, sr load #: 0, ce load #: 14) Signal reset_o_c is selected as Global Set/Reset. Starting Placer Phase 0. ............ Finished Placer Phase 0. REAL time: 4 secs Starting Placer Phase 1. ...................... Placer score = 892427. Finished Placer Phase 1. REAL time: 12 secs Starting Placer Phase 2. . Placer score = 881873 Finished Placer Phase 2. REAL time: 13 secs <A name="par_clk"></A><B><U><big>Clock Report</big></U></B> Global Clock Resources: CLK_PIN : 1 out of 8 (12%) PLL : 0 out of 2 (0%) DCM : 0 out of 2 (0%) DCC : 0 out of 8 (0%) Quadrants All (TL, TR, BL, BR) - Global Clocks: PRIMARY "cpu_clkgen" from comp "clk40_i" on CLK_PIN site "27 (PL22A)", clk load = 290 SECONDARY "cpu_clk" from Q0 on comp "SLICE_383" on site "R2C25B", clk load = 0, ce load = 80, sr load = 0 SECONDARY "cpu0/k_ealo_cnv_0[0]" from F1 on comp "cpu0/SLICE_689" on site "R15C40A", clk load = 0, ce load = 16, sr load = 0 SECONDARY "cpu0/regs/PC_1_sqmuxa_2_RNIDL992" from F1 on comp "SLICE_383" on site "R2C25B", clk load = 0, ce load = 16, sr load = 0 SECONDARY "cpu0/un1_k_opcode_3_3_RNIC8F8I" from F0 on comp "cpu0/regs/SLICE_634" on site "R25C35C", clk load = 0, ce load = 14, sr load = 0 PRIMARY : 1 out of 8 (12%) SECONDARY: 4 out of 8 (50%) Edge Clocks: No edge clock selected. I/O Usage Summary (final): 49 out of 336 (14.6%) PIO sites used. 49 out of 115 (42.6%) bonded PIO sites used. Number of PIO comps: 49; differential: 0 Number of Vref pins used: 0 I/O Bank Usage Summary: +----------+----------------+------------+-----------+ | I/O Bank | Usage | Bank Vccio | Bank Vref | +----------+----------------+------------+-----------+ | 0 | 12 / 28 ( 42%) | 2.5V | - | | 1 | 13 / 29 ( 44%) | 2.5V | - | | 2 | 23 / 29 ( 79%) | 2.5V | - | | 3 | 1 / 9 ( 11%) | 2.5V | - | | 4 | 0 / 10 ( 0%) | - | - | | 5 | 0 / 10 ( 0%) | - | - | +----------+----------------+------------+-----------+ Total placer CPU time: 13 secs Dumping design to file P6809_P6809.dir/5_1.ncd. 0 connections routed; 9541 unrouted. Starting router resource preassignment Completed router resource preassignment. Real time: 16 secs Start NBR router at Mon Jan 06 06:54:49 CET 2014 ***************************************************************** Info: NBR allows conflicts(one node used by more than one signal) in the earlier iterations. In each iteration, it tries to solve the conflicts while keeping the critical connections routed as short as possible. The routing process is said to be completed when no conflicts exist and all connections are routed. Note: NBR uses a different method to calculate timing slacks. The worst slack and total negative slack may not be the same as that in TRCE report. You should always run TRCE to verify your design. Thanks. ***************************************************************** Start NBR special constraint process at Mon Jan 06 06:54:49 CET 2014 Start NBR section for initial routing Level 1, iteration 1 91(0.02%) conflicts; 8164(85.57%) untouched conns; 0 (nbr) score; Estimated worst slack/total negative slack: 0.240ns/0.000ns; real time: 18 secs Level 2, iteration 1 14(0.00%) conflicts; 8033(84.19%) untouched conns; 0 (nbr) score; Estimated worst slack/total negative slack: 0.378ns/0.000ns; real time: 18 secs Level 3, iteration 1 53(0.01%) conflicts; 6834(71.63%) untouched conns; 0 (nbr) score; Estimated worst slack/total negative slack: 1.074ns/0.000ns; real time: 19 secs Level 4, iteration 1 396(0.10%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs Info: Initial congestion level at 75% usage is 0 Info: Initial congestion area at 75% usage is 5 (0.50%) Start NBR section for normal routing Level 1, iteration 1 13(0.00%) conflicts; 564(5.91%) untouched conns; 0 (nbr) score; Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs Level 2, iteration 1 10(0.00%) conflicts; 565(5.92%) untouched conns; 0 (nbr) score; Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs Level 3, iteration 1 17(0.00%) conflicts; 541(5.67%) untouched conns; 0 (nbr) score; Estimated worst slack/total negative slack: 1.051ns/0.000ns; real time: 21 secs Level 4, iteration 1 192(0.05%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs Level 4, iteration 2 92(0.02%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs Level 4, iteration 3 36(0.01%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs Level 4, iteration 4 11(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 22 secs Level 4, iteration 5 7(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs Level 4, iteration 6 4(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs Level 4, iteration 7 2(0.00%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs Level 4, iteration 8 1(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs Level 4, iteration 9 0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs Start NBR section for re-routing Level 4, iteration 1 0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score; Estimated worst slack/total negative slack: 1.054ns/0.000ns; real time: 23 secs Start NBR section for post-routing End NBR router with 0 unrouted connection NBR Summary ----------- Number of unrouted connections : 0 (0.00%) Number of connections with timing violations : 0 (0.00%) Estimated worst slack : 1.054ns Timing score : 0 ----------- Notes: The timing info is calculated for SETUP only and all PAR_ADJs are ignored. Hold time optimization iteration 0: All hold time violations have been successfully corrected in speed grade M Total CPU time 26 secs Total REAL time: 27 secs Completely routed. End of route. 9541 routed (100.00%); 0 unrouted. Checking DRC ... No errors found. Hold time timing score: 0, hold timing errors: 0 Timing score: 0 Dumping design to file P6809_P6809.dir/5_1.ncd. All signals are completely routed. PAR_SUMMARY::Run status = completed PAR_SUMMARY::Number of unrouted conns = 0 PAR_SUMMARY::Worst slack<setup/<ns>> = 1.054 PAR_SUMMARY::Timing score<setup/<ns>> = 0.000 PAR_SUMMARY::Worst slack<hold /<ns>> = 0.180 PAR_SUMMARY::Timing score<hold /<ns>> = 0.000 Total CPU time to completion: 27 secs Total REAL time to completion: 27 secs par done! Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2013 Lattice Semiconductor Corporation, All rights reserved. <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> <BR> </PRE></FONT> </BODY> </HTML>
Go to most recent revision | Compare with Previous | Blame | View Log