URL
https://opencores.org/ocsvn/a-z80/a-z80/trunk
Subversion Repositories a-z80
[/] [a-z80/] [trunk/] [cpu/] [control/] [pin_control.v] - Rev 19
Go to most recent revision | Compare with Previous | Blame | View Log
// Copyright (C) 1991-2013 Altera Corporation // Your use of Altera Corporation's design tools, logic functions // and other software and tools, and its AMPP partner logic // functions, and any output files from any of the foregoing // (including device programming or simulation files), and any // associated documentation or information are expressly subject // to the terms and conditions of the Altera Program License // Subscription Agreement, Altera MegaCore Function License // Agreement, or other applicable license agreement, including, // without limitation, that your use is for the sole purpose of // programming logic devices manufactured by Altera and sold by // Altera or its authorized distributors. Please refer to the // applicable agreement for further details. // PROGRAM "Quartus II 64-Bit" // VERSION "Version 13.0.1 Build 232 06/12/2013 Service Pack 1 SJ Web Edition" // CREATED "Sun Nov 16 21:18:37 2014" module pin_control( fFetch, fMRead, fMWrite, fIORead, fIOWrite, T1, T2, T3, T4, bus_ab_pin_we, bus_db_pin_oe, bus_db_pin_re ); input wire fFetch; input wire fMRead; input wire fMWrite; input wire fIORead; input wire fIOWrite; input wire T1; input wire T2; input wire T3; input wire T4; output wire bus_ab_pin_we; output wire bus_db_pin_oe; output wire bus_db_pin_re; wire SYNTHESIZED_WIRE_0; wire SYNTHESIZED_WIRE_1; wire SYNTHESIZED_WIRE_2; wire SYNTHESIZED_WIRE_3; wire SYNTHESIZED_WIRE_4; wire SYNTHESIZED_WIRE_5; wire SYNTHESIZED_WIRE_6; wire SYNTHESIZED_WIRE_7; wire SYNTHESIZED_WIRE_8; wire SYNTHESIZED_WIRE_9; assign SYNTHESIZED_WIRE_9 = fFetch | fMWrite | fMRead | fIORead | fIOWrite | fIOWrite; assign SYNTHESIZED_WIRE_7 = T3 | T2; assign bus_db_pin_oe = SYNTHESIZED_WIRE_0 | SYNTHESIZED_WIRE_1; assign SYNTHESIZED_WIRE_3 = T3 & fIORead; assign bus_db_pin_re = SYNTHESIZED_WIRE_2 | SYNTHESIZED_WIRE_3 | SYNTHESIZED_WIRE_4; assign bus_ab_pin_we = SYNTHESIZED_WIRE_5 | SYNTHESIZED_WIRE_6; assign SYNTHESIZED_WIRE_8 = T2 | T3 | T4; assign SYNTHESIZED_WIRE_1 = fMWrite & SYNTHESIZED_WIRE_7; assign SYNTHESIZED_WIRE_0 = SYNTHESIZED_WIRE_8 & fIOWrite; assign SYNTHESIZED_WIRE_4 = T2 & fFetch; assign SYNTHESIZED_WIRE_2 = T2 & fMRead; assign SYNTHESIZED_WIRE_6 = T3 & fFetch; assign SYNTHESIZED_WIRE_5 = T1 & SYNTHESIZED_WIRE_9; endmodule
Go to most recent revision | Compare with Previous | Blame | View Log