URL
https://opencores.org/ocsvn/amber/amber/trunk
Subversion Repositories amber
[/] [amber/] [trunk/] [hw/] [fpga/] [bin/] [xs6_source_files.prj] - Rev 23
Go to most recent revision | Compare with Previous | Blame | View Log
# ----------------------------------------------------------------# //# Xilinx Spartan-6 FPGA synthesis Verilog source file list //# //# This file is part of the Amber project //# http://www.opencores.org/project,amber //# //# Description //# //# Author(s): //# - Conor Santifort, csantifort.amber@gmail.com //# //#/ ///////////////////////////////////////////////////////////////# //# Copyright (C) 2010 Authors and OPENCORES.ORG //# //# This source file may be used and distributed without //# restriction provided that this copyright statement is not //# removed from the file and that any derivative work contains //# the original copyright notice and the associated disclaimer. //# //# This source file is free software; you can redistribute it //# and/or modify it under the terms of the GNU Lesser General //# Public License as published by the Free Software Foundation; //# either version 2.1 of the License, or (at your option) any //# later version. //# //# This source is distributed in the hope that it will be //# useful, but WITHOUT ANY WARRANTY; without even the implied //# warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //# PURPOSE. See the GNU Lesser General Public License for more //# details. //# //# You should have received a copy of the GNU Lesser General //# Public License along with this source; if not, download it //# from http://www.opencores.org/lgpl.shtml //# //# ----------------------------------------------------------------# Systemverilog work ../../vlog/system/boot_mem.vverilog work ../../vlog/system/clocks_resets.vverilog work ../../vlog/system/interrupt_controller.vverilog work ../../vlog/system/system.vverilog work ../../vlog/system/test_module.vverilog work ../../vlog/system/timer_module.vverilog work ../../vlog/system/uart.vverilog work ../../vlog/system/wb_xs6_ddr3_bridge.vverilog work ../../vlog/system/wb_xv6_ddr3_bridge.vverilog work ../../vlog/system/wishbone_arbiter.vverilog work ../../vlog/system/afifo.vverilog work ../../vlog/system/ddr3_afifo.v# EthMacverilog work ../../vlog/ethmac/eth_clockgen.vverilog work ../../vlog/ethmac/eth_crc.vverilog work ../../vlog/ethmac/eth_fifo.vverilog work ../../vlog/ethmac/eth_maccontrol.vverilog work ../../vlog/ethmac/eth_macstatus.vverilog work ../../vlog/ethmac/eth_miim.vverilog work ../../vlog/ethmac/eth_outputcontrol.vverilog work ../../vlog/ethmac/eth_random.vverilog work ../../vlog/ethmac/eth_receivecontrol.vverilog work ../../vlog/ethmac/eth_registers.vverilog work ../../vlog/ethmac/eth_register.vverilog work ../../vlog/ethmac/eth_rxaddrcheck.vverilog work ../../vlog/ethmac/eth_rxcounters.vverilog work ../../vlog/ethmac/eth_rxethmac.vverilog work ../../vlog/ethmac/eth_rxstatem.vverilog work ../../vlog/ethmac/eth_shiftreg.vverilog work ../../vlog/ethmac/eth_spram_256x32.vverilog work ../../vlog/ethmac/eth_top.vverilog work ../../vlog/ethmac/eth_transmitcontrol.vverilog work ../../vlog/ethmac/eth_txcounters.vverilog work ../../vlog/ethmac/eth_txethmac.vverilog work ../../vlog/ethmac/eth_txstatem.vverilog work ../../vlog/ethmac/eth_wishbone.vverilog work ../../vlog/ethmac/xilinx_dist_ram_16x32.v# Amber 23verilog work ../../vlog/amber23/a23_alu.vverilog work ../../vlog/amber23/a23_barrel_shift.vverilog work ../../vlog/amber23/a23_cache.vverilog work ../../vlog/amber23/a23_coprocessor.vverilog work ../../vlog/amber23/a23_core.vverilog work ../../vlog/amber23/a23_decode.vverilog work ../../vlog/amber23/a23_execute.vverilog work ../../vlog/amber23/a23_fetch.vverilog work ../../vlog/amber23/a23_multiply.vverilog work ../../vlog/amber23/a23_register_bank.vverilog work ../../vlog/amber23/a23_wishbone.v# Amber 25verilog work ../../vlog/amber25/a25_alu.vverilog work ../../vlog/amber25/a25_barrel_shift.vverilog work ../../vlog/amber25/a25_coprocessor.vverilog work ../../vlog/amber25/a25_core.vverilog work ../../vlog/amber25/a25_dcache.vverilog work ../../vlog/amber25/a25_decode.vverilog work ../../vlog/amber25/a25_execute.vverilog work ../../vlog/amber25/a25_fetch.vverilog work ../../vlog/amber25/a25_icache.vverilog work ../../vlog/amber25/a25_mem.vverilog work ../../vlog/amber25/a25_multiply.vverilog work ../../vlog/amber25/a25_register_bank.vverilog work ../../vlog/amber25/a25_wishbone.vverilog work ../../vlog/amber25/a25_write_back.v# Xilinx Spartan-6 FPGA Hardware wrappersverilog work ../../vlog/lib/xs6_addsub_n.vverilog work ../../vlog/lib/xs6_sram_2048x32_byte_en.vverilog work ../../vlog/lib/xs6_sram_256x128_byte_en.vverilog work ../../vlog/lib/xs6_sram_256x21_line_en.vverilog work ../../vlog/lib/xs6_sram_256x32_byte_en.v# Xilinx Spartan-6 DDR3 I/Fverilog work ../../vlog/xs6_ddr3/mcb_ddr3.vverilog work ../../vlog/xs6_ddr3/iodrp_controller.vverilog work ../../vlog/xs6_ddr3/iodrp_mcb_controller.vverilog work ../../vlog/xs6_ddr3/mcb_raw_wrapper.vverilog work ../../vlog/xs6_ddr3/mcb_soft_calibration_top.vverilog work ../../vlog/xs6_ddr3/mcb_soft_calibration.vverilog work ../../vlog/xs6_ddr3/memc3_infrastructure.vverilog work ../../vlog/xs6_ddr3/memc3_wrapper.v
Go to most recent revision | Compare with Previous | Blame | View Log
