URL
https://opencores.org/ocsvn/aoocs/aoocs/trunk
Subversion Repositories aoocs
[/] [aoocs/] [trunk/] [doc/] [doxygen/] [html/] [classbus__control.html] - Rev 2
Compare with Previous | Blame | View Log
<!DOCTYPE html PUBLIC "-//W3C//DTD XHTML 1.0 Transitional//EN" "http://www.w3.org/TR/xhtml1/DTD/xhtml1-transitional.dtd"> <html xmlns="http://www.w3.org/1999/xhtml"> <head> <meta http-equiv="Content-Type" content="text/xhtml;charset=UTF-8"/> <title>aoOCS: bus_control Module Reference</title> <link href="tabs.css" rel="stylesheet" type="text/css"/> <link href="doxygen.css" rel="stylesheet" type="text/css"/> </head> <body> <!-- Generated by Doxygen 1.7.2 --> <div class="navigation" id="top"> <div class="tabs"> <ul class="tablist"> <li><a href="index.html"><span>Main Page</span></a></li> <li class="current"><a href="annotated.html"><span>Design Unit List</span></a></li> <li><a href="files.html"><span>Files</span></a></li> </ul> </div> <div class="tabs2"> <ul class="tablist"> <li><a href="annotated.html"><span>Class List</span></a></li> <li><a href="hierarchy.html"><span>Design Unit Hierarchy</span></a></li> <li><a href="functions.html"><span>Design Unit Members</span></a></li> </ul> </div> </div> <div class="header"> <div class="summary"> <a href="#Inputs">Inputs</a> | <a href="#Outputs">Outputs</a> | <a href="#Signals">Signals</a> | <a href="#Parameters">Parameters</a> | <a href="#Always Constructs">Always Constructs</a> </div> <div class="headertitle"> <h1>bus_control Module Reference</h1> </div> </div> <div class="contents"> <!-- doxytag: class="bus_control" --> <p>Initiate WISHBONE MASTER bus cycles. <a href="#_details">More...</a></p> <!-- startSectionHeader --><div class="dynheader"> Inheritance diagram for bus_control:<!-- endSectionHeader --></div> <!-- startSectionSummary --><!-- endSectionSummary --><!-- startSectionContent --><div class="dyncontent"> <div class="center"> <img src="classbus__control.png" usemap="#bus_control_map" alt=""/> <map id="bus_control_map" name="bus_control_map"> <area href="classao68000.html" alt="ao68000" shape="rect" coords="0,56,78,80"/> <area href="classaoOCS.html" alt="aoOCS" shape="rect" coords="0,112,78,136"/> </map> </div><!-- endSectionContent --></div> <p><a href="classbus__control-members.html">List of all members.</a></p> <table class="memberdecls"> <tr><td colspan="2"><h2><a name="Always Constructs"></a> Always Constructs</h2></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#ad06cdf24c29b1b82596011bac2c9169c">ALWAYS_0</a> </td><td class="memItemRight" valign="bottom"><b> ( <b><b><a class="el" href="classbus__control.html#ac3214b44b28af18a45d7d4b4a5b5f69d">CLK_I</a></b> <span class="vhdlchar"> </span></b> , <b><b><a class="el" href="classbus__control.html#a05ad850054932acb5d644a2251048613">reset_n</a></b> <span class="vhdlchar"> </span></b> )</b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#af34450e53e6fd2fd36db7dff17caf063">ALWAYS_1</a> </td><td class="memItemRight" valign="bottom"><b> ( <b><b><a class="el" href="classbus__control.html#ac3214b44b28af18a45d7d4b4a5b5f69d">CLK_I</a></b> <span class="vhdlchar"> </span></b> , <b><b><a class="el" href="classbus__control.html#a05ad850054932acb5d644a2251048613">reset_n</a></b> <span class="vhdlchar"> </span></b> )</b></td></tr> <tr><td colspan="2"><h2><a name="Inputs"></a> Inputs</h2></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#ac3214b44b28af18a45d7d4b4a5b5f69d">CLK_I</a>  </td><td class="memItemRight" valign="bottom"></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a05ad850054932acb5d644a2251048613">reset_n</a>  </td><td class="memItemRight" valign="bottom"></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a0029de4a0910854c8ed560e3cdcdd75c">DAT_I</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a97f37c1877e20fc26483bb138352773a">ACK_I</a>  </td><td class="memItemRight" valign="bottom"></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#abed261b2288607cf57234ea7c12534f5">ERR_I</a>  </td><td class="memItemRight" valign="bottom"></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a5c9d4931e23362c8db51633a458652e4">RTY_I</a>  </td><td class="memItemRight" valign="bottom"></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a027dd206a6cdfe4a72d3a93cf3ba83cf">ipl_i</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td colspan="2"><h2><a name="Outputs"></a> Outputs</h2></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#afeb751c86c47e68c9eb88c92f68f877a">CYC_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a9b365abb6d4bac87a86b463107140b42">ADR_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">2</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a7316e85256877c67222f5452659dce8f">DAT_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a8984727b0b14658d89363a4a25291229">SEL_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">3</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a4390ffbca4a7a7488ba5d3a8d5f3f3e3">STB_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a4de1c9643129cc16ab479a21be7a0a82">WE_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#aea19592684e9b9f3b82d1f4bc8b89ea8">SGL_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a560ec0cd59441afc8e94691002384a2d">BLK_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a10870efb2bf227f59991f52489ad1b5a">RMW_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#aee90fe28af85a9ab031477e207f3e663">CTI_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a5d6fd3665b0435037286556db7f820e4">BTE_O</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlchar">[</span><span class="vhdldigit">1</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a33ff47ef654709f1bdc6857b544755cd">fc_o</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a3cb1a0681fa21761b9c3a7b3435fa9ce">reset_o</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> </td></tr> <tr><td colspan="2"><h2><a name="Parameters"></a> Parameters</h2></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#ae91b9e447f343940335b5a2baac13bec">S_INIT</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlchar">[</span><span class="vhdldigit">4</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd0</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#ab096f9e2203b619d172639fca3d2916f">S_RESET</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd1</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a6ae5c4a7038cec19ddd05b30ed277b2f">S_BLOCKED</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd2</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a678a2ad0451fa35075278dfd020311ff">S_INT_1</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd3</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#aa7a1fa3ab85a7b2b5a476dde226b6d20">S_READ_1</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd4</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a8528cb7698e948b4ce7f9bc09130aca7">S_READ_2</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd5</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#aa8c890faf06acfb4ea7d769ccc17d196">S_READ_3</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd6</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a3a4c558f7d919a018c90fd321fd4eb1a">S_WAIT</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd7</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a45d1492a116e4bdb54652fbe5073f732">S_WRITE_1</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd8</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a7dd09256bb6b2f6496df1bbeb4f2430a">S_WRITE_2</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd9</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#aca46030f14a01189f1dc0c31722ceecc">S_WRITE_3</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd10</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#aeb6507ed0df30d243ed42e8138f3943e">S_PC_0</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd11</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#ab1dc0e08b564861b16a35d455b9d6c2c">S_PC_1</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd12</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a41c2fd1706258ae902ac89950e46d1be">S_PC_2</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd13</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a7a179034eadbffbd545196270b3c19fb">S_PC_3</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd14</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#ab5bb95b4dbded0cc4a72ac13dfa54f5a">S_PC_4</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd15</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#af811793de1bb7017f8372e77c4eaeb5b">S_PC_5</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd16</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a5b866d0c40855534d6b59748bded448c">S_PC_6</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">5'd17</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a1c68965b28dcf2ca13cb4deeec76cba6">FC_USER_DATA</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd1</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a0272b8c43b094dc54170967388723675">FC_USER_PROGRAM</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">3'd2</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a8c35b3bb1a5930e59a1b772762d6053a">FC_SUPERVISOR_DATA</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">3'd5</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a527b2f5e2533bb7ba666f92cb40b8fbf">FC_SUPERVISOR_PROGRAM</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">3'd6</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a51f8bf23698dae41fdce9817441aa9c3">FC_CPU_SPACE</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">3'd7</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a4fdd02eaef4ded9132e22fbe37a29649">CTI_CLASSIC_CYCLE</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd0</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a2a192a996ec3e066c600d349dd770cb6">CTI_CONST_CYCLE</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">3'd1</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#ae26f5c9b2fb4ca5207aecba3ff5be782">CTI_INCR_CYCLE</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">3'd2</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a50cf3c2ce52c85d36c92e0a5190d7f9b">CTI_END_OF_BURST</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">3'd7</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a18d4ef073df46f5de20db787c54ac463">VECTOR_BUS_TRAP</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdlchar">[</span><span class="vhdldigit">7</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">8'd2</span><span class="vhdlchar"> </span></b></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><a class="el" href="classbus__control.html#a4c7ec35dd4927a5145fbcf31aa686727">VECTOR_ADDRESS_TRAP</a>  </td><td class="memItemRight" valign="bottom"><b><span class="vhdldigit">8'd3</span><span class="vhdlchar"> </span></b></td></tr> <tr><td colspan="2"><h2><a name="Signals"></a> Signals</h2></td></tr> <tr><td class="memItemLeft" align="right" valign="top"><b><span class="vhdlkeyword">wire</span><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b>  </td><td class="memItemRight" valign="bottom"><a class="el" href="classbus__control.html#a3c03a333ae255a81af7bd2c6125fab6e">pc_i_plus_6</a> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><b><span class="vhdlkeyword">wire</span><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b>  </td><td class="memItemRight" valign="bottom"><a class="el" href="classbus__control.html#a2eb816a4e958b53e3e3b827a1b6c30f0">pc_i_plus_4</a> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><b><span class="vhdlkeyword">wire</span><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b>  </td><td class="memItemRight" valign="bottom"><a class="el" href="classbus__control.html#ad375494d79709f6c757f9861a45fe9ec">address_i_plus_4</a> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">1</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b>  </td><td class="memItemRight" valign="bottom"><a class="el" href="classbus__control.html#a245190cca292436c45dde94b31019cb1">saved_pc_change</a> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">4</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b>  </td><td class="memItemRight" valign="bottom"><a class="el" href="classbus__control.html#acb2692c6161469cb06570500d8d7bf12">current_state</a> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">7</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b>  </td><td class="memItemRight" valign="bottom"><a class="el" href="classbus__control.html#ac9359feadd4a63925f5b3942c3f54ddd">reset_counter</a> </td></tr> <tr><td class="memItemLeft" align="right" valign="top"><b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b>  </td><td class="memItemRight" valign="bottom"><a class="el" href="classbus__control.html#a26cc0b0abcd393cd33b58b9889deb2d2">last_interrupt_mask</a> </td></tr> </table> <hr/><a name="_details"></a><h2>Detailed Description</h2> <p>Initiate WISHBONE MASTER bus cycles. </p> <p>The <a class="el" href="classbus__control.html" title="Initiate WISHBONE MASTER bus cycles.">bus_control</a> module is the only module that has contact with signals from outside of the IP core. It is responsible for initiating WISHBONE MASTER bus cycles. The cycles can be divided into:</p> <ul> <li>memory read cycles (supervisor data, supervisor program, user data, user program)</li> <li>memory write cycles (supervisor data, user data),</li> <li>interrupt acknowledge.</li> </ul> <p>Every cycle is supplemented with the following tags:</p> <ul> <li>standard WISHBONE cycle tags: SGL_O, BLK_O, RMW_O,</li> <li>register feedback WISHBONE address tags: CTI_O and BTE_O,</li> <li><a class="el" href="classao68000.html" title="ao68000 top level module.">ao68000</a> specific cycle tag: fc_o which is equivalent to MC68000 function codes.</li> </ul> <p>The <a class="el" href="classbus__control.html" title="Initiate WISHBONE MASTER bus cycles.">bus_control</a> module is also responsible for registering interrupt inputs and initiating the interrupt acknowledge cycle in response to a microcode request. Microcode requests a interrupt acknowledge at the end of instruction processing, when the interrupt privilege level is higher than the current interrupt privilege mask, as specified in the MC68000 User's Manual.</p> <p>Finally, <a class="el" href="classbus__control.html" title="Initiate WISHBONE MASTER bus cycles.">bus_control</a> controls also two <a class="el" href="classao68000.html" title="ao68000 top level module.">ao68000</a> specific core outputs:</p> <ul> <li>blocked output, high when that the processor is blocked after encountering a double bus error. The only way to leave this block state is by reseting the <a class="el" href="classao68000.html" title="ao68000 top level module.">ao68000</a> by the asynchronous reset input signal.</li> <li>reset output, high when processing the RESET instruction. Can be used to reset external devices. </li> </ul> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00755">755</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> <hr/><h2>Member Function Documentation</h2> <a class="anchor" id="ad06cdf24c29b1b82596011bac2c9169c"></a><!-- doxytag: member="bus_control::ALWAYS_0" ref="ad06cdf24c29b1b82596011bac2c9169c" args="CLK_I, reset_n" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><b><span class="vhdlchar"> </span></b>ALWAYS_0 <td></td> <td class="paramtype">(<span class="keywordtype"></span> <b><b><a class="el" href="classbus__control.html#ac3214b44b28af18a45d7d4b4a5b5f69d">CLK_I</a></b> <span class="vhdlchar"> </span></b> <em><span class="vhdlkeyword"></span></em> , </td> </tr> <tr> <td class="paramkey"></td> <td></td> <td class="paramtype"><span class="keywordtype"></span> <b><b><a class="el" href="classbus__control.html#a05ad850054932acb5d644a2251048613">reset_n</a></b> <span class="vhdlchar"> </span></b> <em><span class="vhdlkeyword"></span></em> ) </td> </tr> <code> [Always Construct]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00887">887</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="af34450e53e6fd2fd36db7dff17caf063"></a><!-- doxytag: member="bus_control::ALWAYS_1" ref="af34450e53e6fd2fd36db7dff17caf063" args="CLK_I, reset_n" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><b><span class="vhdlchar"> </span></b>ALWAYS_1 <td></td> <td class="paramtype">(<span class="keywordtype"></span> <b><b><a class="el" href="classbus__control.html#ac3214b44b28af18a45d7d4b4a5b5f69d">CLK_I</a></b> <span class="vhdlchar"> </span></b> <em><span class="vhdlkeyword"></span></em> , </td> </tr> <tr> <td class="paramkey"></td> <td></td> <td class="paramtype"><span class="keywordtype"></span> <b><b><a class="el" href="classbus__control.html#a05ad850054932acb5d644a2251048613">reset_n</a></b> <span class="vhdlchar"> </span></b> <em><span class="vhdlkeyword"></span></em> ) </td> </tr> <code> [Always Construct]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00907">907</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <hr/><h2>Member Data Documentation</h2> <a class="anchor" id="ac3214b44b28af18a45d7d4b4a5b5f69d"></a><!-- doxytag: member="bus_control::CLK_I" ref="ac3214b44b28af18a45d7d4b4a5b5f69d" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ac3214b44b28af18a45d7d4b4a5b5f69d">CLK_I</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Input]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00758">758</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a05ad850054932acb5d644a2251048613"></a><!-- doxytag: member="bus_control::reset_n" ref="a05ad850054932acb5d644a2251048613" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a05ad850054932acb5d644a2251048613">reset_n</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Input]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00759">759</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="afeb751c86c47e68c9eb88c92f68f877a"></a><!-- doxytag: member="bus_control::CYC_O" ref="afeb751c86c47e68c9eb88c92f68f877a" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#afeb751c86c47e68c9eb88c92f68f877a">CYC_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00761">761</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a9b365abb6d4bac87a86b463107140b42"></a><!-- doxytag: member="bus_control::ADR_O" ref="a9b365abb6d4bac87a86b463107140b42" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a9b365abb6d4bac87a86b463107140b42">ADR_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">2</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00762">762</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a7316e85256877c67222f5452659dce8f"></a><!-- doxytag: member="bus_control::DAT_O" ref="a7316e85256877c67222f5452659dce8f" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a7316e85256877c67222f5452659dce8f">DAT_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00763">763</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a0029de4a0910854c8ed560e3cdcdd75c"></a><!-- doxytag: member="bus_control::DAT_I" ref="a0029de4a0910854c8ed560e3cdcdd75c" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a0029de4a0910854c8ed560e3cdcdd75c">DAT_I</a></span> <b><span class="vhdlchar">[</span><span class="vhdldigit">31</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Input]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00764">764</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a8984727b0b14658d89363a4a25291229"></a><!-- doxytag: member="bus_control::SEL_O" ref="a8984727b0b14658d89363a4a25291229" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a8984727b0b14658d89363a4a25291229">SEL_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">3</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00765">765</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a4390ffbca4a7a7488ba5d3a8d5f3f3e3"></a><!-- doxytag: member="bus_control::STB_O" ref="a4390ffbca4a7a7488ba5d3a8d5f3f3e3" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a4390ffbca4a7a7488ba5d3a8d5f3f3e3">STB_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00766">766</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a4de1c9643129cc16ab479a21be7a0a82"></a><!-- doxytag: member="bus_control::WE_O" ref="a4de1c9643129cc16ab479a21be7a0a82" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a4de1c9643129cc16ab479a21be7a0a82">WE_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00767">767</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a97f37c1877e20fc26483bb138352773a"></a><!-- doxytag: member="bus_control::ACK_I" ref="a97f37c1877e20fc26483bb138352773a" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a97f37c1877e20fc26483bb138352773a">ACK_I</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Input]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00769">769</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="abed261b2288607cf57234ea7c12534f5"></a><!-- doxytag: member="bus_control::ERR_I" ref="abed261b2288607cf57234ea7c12534f5" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#abed261b2288607cf57234ea7c12534f5">ERR_I</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Input]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00770">770</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a5c9d4931e23362c8db51633a458652e4"></a><!-- doxytag: member="bus_control::RTY_I" ref="a5c9d4931e23362c8db51633a458652e4" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a5c9d4931e23362c8db51633a458652e4">RTY_I</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Input]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00771">771</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="aea19592684e9b9f3b82d1f4bc8b89ea8"></a><!-- doxytag: member="bus_control::SGL_O" ref="aea19592684e9b9f3b82d1f4bc8b89ea8" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#aea19592684e9b9f3b82d1f4bc8b89ea8">SGL_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00774">774</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a560ec0cd59441afc8e94691002384a2d"></a><!-- doxytag: member="bus_control::BLK_O" ref="a560ec0cd59441afc8e94691002384a2d" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a560ec0cd59441afc8e94691002384a2d">BLK_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00775">775</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a10870efb2bf227f59991f52489ad1b5a"></a><!-- doxytag: member="bus_control::RMW_O" ref="a10870efb2bf227f59991f52489ad1b5a" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a10870efb2bf227f59991f52489ad1b5a">RMW_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00776">776</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="aee90fe28af85a9ab031477e207f3e663"></a><!-- doxytag: member="bus_control::CTI_O" ref="aee90fe28af85a9ab031477e207f3e663" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#aee90fe28af85a9ab031477e207f3e663">CTI_O</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00779">779</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a5d6fd3665b0435037286556db7f820e4"></a><!-- doxytag: member="bus_control::BTE_O" ref="a5d6fd3665b0435037286556db7f820e4" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a5d6fd3665b0435037286556db7f820e4">BTE_O</a></span> <b><span class="vhdlchar">[</span><span class="vhdldigit">1</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00780">780</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a33ff47ef654709f1bdc6857b544755cd"></a><!-- doxytag: member="bus_control::fc_o" ref="a33ff47ef654709f1bdc6857b544755cd" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a33ff47ef654709f1bdc6857b544755cd">fc_o</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00783">783</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a027dd206a6cdfe4a72d3a93cf3ba83cf"></a><!-- doxytag: member="bus_control::ipl_i" ref="a027dd206a6cdfe4a72d3a93cf3ba83cf" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a027dd206a6cdfe4a72d3a93cf3ba83cf">ipl_i</a></span> <b><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Input]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00786">786</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a3cb1a0681fa21761b9c3a7b3435fa9ce"></a><!-- doxytag: member="bus_control::reset_o" ref="a3cb1a0681fa21761b9c3a7b3435fa9ce" args="" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a3cb1a0681fa21761b9c3a7b3435fa9ce">reset_o</a></span> <b><span class="vhdlkeyword">reg</span><span class="vhdlchar"> </span></b> <b><span class="vhdlchar"> </span></b> <code> [Output]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00787">787</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a3c03a333ae255a81af7bd2c6125fab6e"></a><!-- doxytag: member="bus_control::pc_i_plus_6" ref="a3c03a333ae255a81af7bd2c6125fab6e" args="wire[31:0]" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a3c03a333ae255a81af7bd2c6125fab6e">pc_i_plus_6</a></span> <b><span class="vhdlchar"> </span></b> <code> [wire[31:0]]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00836">836</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a2eb816a4e958b53e3e3b827a1b6c30f0"></a><!-- doxytag: member="bus_control::pc_i_plus_4" ref="a2eb816a4e958b53e3e3b827a1b6c30f0" args="wire[31:0]" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a2eb816a4e958b53e3e3b827a1b6c30f0">pc_i_plus_4</a></span> <b><span class="vhdlchar"> </span></b> <code> [wire[31:0]]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00838">838</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="ad375494d79709f6c757f9861a45fe9ec"></a><!-- doxytag: member="bus_control::address_i_plus_4" ref="ad375494d79709f6c757f9861a45fe9ec" args="wire[31:0]" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ad375494d79709f6c757f9861a45fe9ec">address_i_plus_4</a></span> <b><span class="vhdlchar"> </span></b> <code> [wire[31:0]]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00841">841</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a245190cca292436c45dde94b31019cb1"></a><!-- doxytag: member="bus_control::saved_pc_change" ref="a245190cca292436c45dde94b31019cb1" args="reg[1:0]" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a245190cca292436c45dde94b31019cb1">saved_pc_change</a></span> <b><span class="vhdlchar"> </span></b> <code> [reg[1:0]]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00844">844</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="ae91b9e447f343940335b5a2baac13bec"></a><!-- doxytag: member="bus_control::S_INIT" ref="ae91b9e447f343940335b5a2baac13bec" args="5'd0" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ae91b9e447f343940335b5a2baac13bec">S_INIT</a></span> <b><span class="vhdlchar">[</span><span class="vhdldigit">4</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd0</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="ab096f9e2203b619d172639fca3d2916f"></a><!-- doxytag: member="bus_control::S_RESET" ref="ab096f9e2203b619d172639fca3d2916f" args="5'd1" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ab096f9e2203b619d172639fca3d2916f">S_RESET</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd1</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a6ae5c4a7038cec19ddd05b30ed277b2f"></a><!-- doxytag: member="bus_control::S_BLOCKED" ref="a6ae5c4a7038cec19ddd05b30ed277b2f" args="5'd2" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a6ae5c4a7038cec19ddd05b30ed277b2f">S_BLOCKED</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd2</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a678a2ad0451fa35075278dfd020311ff"></a><!-- doxytag: member="bus_control::S_INT_1" ref="a678a2ad0451fa35075278dfd020311ff" args="5'd3" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a678a2ad0451fa35075278dfd020311ff">S_INT_1</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd3</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="aa7a1fa3ab85a7b2b5a476dde226b6d20"></a><!-- doxytag: member="bus_control::S_READ_1" ref="aa7a1fa3ab85a7b2b5a476dde226b6d20" args="5'd4" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#aa7a1fa3ab85a7b2b5a476dde226b6d20">S_READ_1</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd4</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a8528cb7698e948b4ce7f9bc09130aca7"></a><!-- doxytag: member="bus_control::S_READ_2" ref="a8528cb7698e948b4ce7f9bc09130aca7" args="5'd5" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a8528cb7698e948b4ce7f9bc09130aca7">S_READ_2</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd5</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="aa8c890faf06acfb4ea7d769ccc17d196"></a><!-- doxytag: member="bus_control::S_READ_3" ref="aa8c890faf06acfb4ea7d769ccc17d196" args="5'd6" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#aa8c890faf06acfb4ea7d769ccc17d196">S_READ_3</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd6</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a3a4c558f7d919a018c90fd321fd4eb1a"></a><!-- doxytag: member="bus_control::S_WAIT" ref="a3a4c558f7d919a018c90fd321fd4eb1a" args="5'd7" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a3a4c558f7d919a018c90fd321fd4eb1a">S_WAIT</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd7</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a45d1492a116e4bdb54652fbe5073f732"></a><!-- doxytag: member="bus_control::S_WRITE_1" ref="a45d1492a116e4bdb54652fbe5073f732" args="5'd8" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a45d1492a116e4bdb54652fbe5073f732">S_WRITE_1</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd8</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a7dd09256bb6b2f6496df1bbeb4f2430a"></a><!-- doxytag: member="bus_control::S_WRITE_2" ref="a7dd09256bb6b2f6496df1bbeb4f2430a" args="5'd9" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a7dd09256bb6b2f6496df1bbeb4f2430a">S_WRITE_2</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd9</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="aca46030f14a01189f1dc0c31722ceecc"></a><!-- doxytag: member="bus_control::S_WRITE_3" ref="aca46030f14a01189f1dc0c31722ceecc" args="5'd10" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#aca46030f14a01189f1dc0c31722ceecc">S_WRITE_3</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd10</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="aeb6507ed0df30d243ed42e8138f3943e"></a><!-- doxytag: member="bus_control::S_PC_0" ref="aeb6507ed0df30d243ed42e8138f3943e" args="5'd11" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#aeb6507ed0df30d243ed42e8138f3943e">S_PC_0</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd11</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="ab1dc0e08b564861b16a35d455b9d6c2c"></a><!-- doxytag: member="bus_control::S_PC_1" ref="ab1dc0e08b564861b16a35d455b9d6c2c" args="5'd12" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ab1dc0e08b564861b16a35d455b9d6c2c">S_PC_1</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd12</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a41c2fd1706258ae902ac89950e46d1be"></a><!-- doxytag: member="bus_control::S_PC_2" ref="a41c2fd1706258ae902ac89950e46d1be" args="5'd13" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a41c2fd1706258ae902ac89950e46d1be">S_PC_2</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd13</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a7a179034eadbffbd545196270b3c19fb"></a><!-- doxytag: member="bus_control::S_PC_3" ref="a7a179034eadbffbd545196270b3c19fb" args="5'd14" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a7a179034eadbffbd545196270b3c19fb">S_PC_3</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd14</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="ab5bb95b4dbded0cc4a72ac13dfa54f5a"></a><!-- doxytag: member="bus_control::S_PC_4" ref="ab5bb95b4dbded0cc4a72ac13dfa54f5a" args="5'd15" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ab5bb95b4dbded0cc4a72ac13dfa54f5a">S_PC_4</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd15</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="af811793de1bb7017f8372e77c4eaeb5b"></a><!-- doxytag: member="bus_control::S_PC_5" ref="af811793de1bb7017f8372e77c4eaeb5b" args="5'd16" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#af811793de1bb7017f8372e77c4eaeb5b">S_PC_5</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd16</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a5b866d0c40855534d6b59748bded448c"></a><!-- doxytag: member="bus_control::S_PC_6" ref="a5b866d0c40855534d6b59748bded448c" args="5'd17" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a5b866d0c40855534d6b59748bded448c">S_PC_6</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">5'd17</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00846">846</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a1c68965b28dcf2ca13cb4deeec76cba6"></a><!-- doxytag: member="bus_control::FC_USER_DATA" ref="a1c68965b28dcf2ca13cb4deeec76cba6" args="3'd1" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a1c68965b28dcf2ca13cb4deeec76cba6">FC_USER_DATA</a></span> <b><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd1</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00866">866</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a0272b8c43b094dc54170967388723675"></a><!-- doxytag: member="bus_control::FC_USER_PROGRAM" ref="a0272b8c43b094dc54170967388723675" args="3'd2" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a0272b8c43b094dc54170967388723675">FC_USER_PROGRAM</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd2</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00866">866</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a8c35b3bb1a5930e59a1b772762d6053a"></a><!-- doxytag: member="bus_control::FC_SUPERVISOR_DATA" ref="a8c35b3bb1a5930e59a1b772762d6053a" args="3'd5" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a8c35b3bb1a5930e59a1b772762d6053a">FC_SUPERVISOR_DATA</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd5</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00866">866</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a527b2f5e2533bb7ba666f92cb40b8fbf"></a><!-- doxytag: member="bus_control::FC_SUPERVISOR_PROGRAM" ref="a527b2f5e2533bb7ba666f92cb40b8fbf" args="3'd6" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a527b2f5e2533bb7ba666f92cb40b8fbf">FC_SUPERVISOR_PROGRAM</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd6</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00866">866</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a51f8bf23698dae41fdce9817441aa9c3"></a><!-- doxytag: member="bus_control::FC_CPU_SPACE" ref="a51f8bf23698dae41fdce9817441aa9c3" args="3'd7" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a51f8bf23698dae41fdce9817441aa9c3">FC_CPU_SPACE</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd7</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00866">866</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a4fdd02eaef4ded9132e22fbe37a29649"></a><!-- doxytag: member="bus_control::CTI_CLASSIC_CYCLE" ref="a4fdd02eaef4ded9132e22fbe37a29649" args="3'd0" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a4fdd02eaef4ded9132e22fbe37a29649">CTI_CLASSIC_CYCLE</a></span> <b><span class="vhdlchar">[</span><span class="vhdldigit">2</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd0</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00873">873</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a2a192a996ec3e066c600d349dd770cb6"></a><!-- doxytag: member="bus_control::CTI_CONST_CYCLE" ref="a2a192a996ec3e066c600d349dd770cb6" args="3'd1" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a2a192a996ec3e066c600d349dd770cb6">CTI_CONST_CYCLE</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd1</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00873">873</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="ae26f5c9b2fb4ca5207aecba3ff5be782"></a><!-- doxytag: member="bus_control::CTI_INCR_CYCLE" ref="ae26f5c9b2fb4ca5207aecba3ff5be782" args="3'd2" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ae26f5c9b2fb4ca5207aecba3ff5be782">CTI_INCR_CYCLE</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd2</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00873">873</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a50cf3c2ce52c85d36c92e0a5190d7f9b"></a><!-- doxytag: member="bus_control::CTI_END_OF_BURST" ref="a50cf3c2ce52c85d36c92e0a5190d7f9b" args="3'd7" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a50cf3c2ce52c85d36c92e0a5190d7f9b">CTI_END_OF_BURST</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">3'd7</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00873">873</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a18d4ef073df46f5de20db787c54ac463"></a><!-- doxytag: member="bus_control::VECTOR_BUS_TRAP" ref="a18d4ef073df46f5de20db787c54ac463" args="8'd2" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a18d4ef073df46f5de20db787c54ac463">VECTOR_BUS_TRAP</a></span> <b><span class="vhdlchar">[</span><span class="vhdldigit">7</span><span class="vhdlchar">:</span><span class="vhdldigit">0</span><span class="vhdlchar">]</span><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">8'd2</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00879">879</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a4c7ec35dd4927a5145fbcf31aa686727"></a><!-- doxytag: member="bus_control::VECTOR_ADDRESS_TRAP" ref="a4c7ec35dd4927a5145fbcf31aa686727" args="8'd3" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a4c7ec35dd4927a5145fbcf31aa686727">VECTOR_ADDRESS_TRAP</a></span> <b><span class="vhdlchar"> </span></b> <b><span class="vhdldigit">8'd3</span><span class="vhdlchar"> </span></b> <code> [Parameter]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00879">879</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="acb2692c6161469cb06570500d8d7bf12"></a><!-- doxytag: member="bus_control::current_state" ref="acb2692c6161469cb06570500d8d7bf12" args="reg[4:0]" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#acb2692c6161469cb06570500d8d7bf12">current_state</a></span> <b><span class="vhdlchar"> </span></b> <code> [reg[4:0]]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00883">883</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="ac9359feadd4a63925f5b3942c3f54ddd"></a><!-- doxytag: member="bus_control::reset_counter" ref="ac9359feadd4a63925f5b3942c3f54ddd" args="reg[7:0]" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#ac9359feadd4a63925f5b3942c3f54ddd">reset_counter</a></span> <b><span class="vhdlchar"> </span></b> <code> [reg[7:0]]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00884">884</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <a class="anchor" id="a26cc0b0abcd393cd33b58b9889deb2d2"></a><!-- doxytag: member="bus_control::last_interrupt_mask" ref="a26cc0b0abcd393cd33b58b9889deb2d2" args="reg[2:0]" --> <div class="memitem"> <div class="memproto"> <table class="memname"> <tr> <td class="memname"><span class="stringliteral"><a class="el" href="classbus__control.html#a26cc0b0abcd393cd33b58b9889deb2d2">last_interrupt_mask</a></span> <b><span class="vhdlchar"> </span></b> <code> [reg[2:0]]</code></td> </tr> </table> </div> <div class="memdoc"> <p>Definition at line <a class="el" href="ao68000_8v_source.html#l00886">886</a> of file <a class="el" href="ao68000_8v_source.html">ao68000.v</a>.</p> </div> </div> <hr/>The documentation for this class was generated from the following file:<ul> <li><a class="el" href="ao68000_8v_source.html">ao68000.v</a></li> </ul> </div> <hr class="footer"/><address class="footer"><small>Generated on Mon Dec 20 2010 21:20:19 for aoOCS by  <a href="http://www.doxygen.org/index.html"> <img class="footer" src="doxygen.png" alt="doxygen"/></a> 1.7.2 </small></address> </body> </html>