OpenCores
URL https://opencores.org/ocsvn/ata/ata/trunk

Subversion Repositories ata

[/] [ata/] [trunk/] [rtl/] [verilog/] [ocidec-1/] [revision_history.txt] - Rev 17

Go to most recent revision | Compare with Previous | Blame | View Log

-----------------------------
Revision: 1.0
Date: June 28th, 2001
Author: Richard Herveille
- Initial Verilog release (beta)
-----------------------------

-----------------------------
Revision: 1.1
Date: June 18th, 2001
Author: Richard Herveille
- Fixed some incomplete port lists and some Verilog related issues.
  Design now completely compiles
-----------------------------

-----------------------------
Revision: 1.1a
Date: July 3rd, 2001
Author: Richard Herveille
- Rewrote some sections (controller.v, ata.v). Minor Verilog coding styles issues.
-----------------------------

-----------------------------
Revision: 1.2
Date: July 9th, 2001
Author: Richard Herveille
- added 'timescale to all files
- fixed error where control registers latched data on all rising clock edges, instead of
  when addressed.
-----------------------------

-----------------------------
Revision: 1.3
Date: July 11th, 2001
Author: Richard Herveille
- Fixed case sensitivity error (nRESET instead of nReset) in "controller" module declaration.
- changed 'ata.v' into 'atahost.v'
- Changed PIOreq & PIOack generation (controller.vhd); made them synchronous
- Changed 'go' & 'igo' generation (pio_tctrl.vhdl).
-----------------------------

-----------------------------
Revision: 1.4
Date: July 26th, 2001
Author: Richard Herveille
- Fixed some blocking versus non-blocking statement issues.
-----------------------------

-----------------------------
Revision: 1.5
Date: August 15th, 2001.
Author: Richard Herveille
- Changed filenames and top-level port names to be conform new OpenCores conventions
-----------------------------

-----------------------------
Revision: 1.5
Date: September 12th, 2001.
Author: Richard Herveille
- Made asynchronous input programmable (using atahost_define.v)
-----------------------------

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.