URL
https://opencores.org/ocsvn/axi_master/axi_master/trunk
Subversion Repositories axi_master
[/] [axi_master/] [trunk/] [src/] [base/] [ic_dec.v] - Rev 21
Compare with Previous | Blame | View Log
<##////////////////////////////////////////////////////////////////// //// //// //// Author: Eyal Hochberg //// //// eyal@provartec.com //// //// //// //// Downloaded from: http://www.opencores.org //// ///////////////////////////////////////////////////////////////////// //// //// //// Copyright (C) 2010 Provartec LTD //// //// www.provartec.com //// //// info@provartec.com //// //// //// //// This source file may be used and distributed without //// //// restriction provided that this copyright statement is not //// //// removed from the file and that any derivative work contains //// //// the original copyright notice and the associated disclaimer.//// //// //// //// This source file is free software; you can redistribute it //// //// and/or modify it under the terms of the GNU Lesser General //// //// Public License as published by the Free Software Foundation.//// //// //// //// This source is distributed in the hope that it will be //// //// useful, but WITHOUT ANY WARRANTY; without even the implied //// //// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //// //// PURPOSE. See the GNU Lesser General Public License for more//// //// details. http://www.gnu.org/licenses/lgpl.html //// //// //// //////////////////////////////////////////////////////////////////##> OUTFILE PREFIX_ic_dec.v ITER MX ITER SX module PREFIX_ic_dec (PORTS); input [ADDR_BITS-1:0] MMX_AADDR; input [ID_BITS-1:0] MMX_AID; output [SLV_BITS-1:0] MMX_ASLV; output MMX_AIDOK; parameter DEC_MSB = ADDR_BITS - 1; parameter DEC_LSB = ADDR_BITS - SLV_BITS; reg [SLV_BITS-1:0] MMX_ASLV; reg MMX_AIDOK; wire [DEC_MSB:DEC_LSB] MMX_AADDR_DEC; assign MMX_AADDR_DEC = MMX_AADDR[DEC_MSB:DEC_LSB]; LOOP MX always @(MMX_AADDR or MMX_AIDOK) begin IFDEF TRUE(SLAVE_NUM==1) case (MMX_AIDOK) 1'b1 : MMX_ASLV = SLV_BITS'd0; ELSE TRUE(SLAVE_NUM==1) case ({MMX_AIDOK, MMX_AADDR_DEC}) {1'b1, BIN(SX SLV_BITS)} : MMX_ASLV = SLV_BITS'dSX; ENDIF TRUE(SLAVE_NUM==1) default : MMX_ASLV = SLV_BITS'dSERR; endcase end always @(MMX_AID) begin case (MMX_AID[MSTR_ID_BITS-1:0]) MSTR_ID_BITS'bGROUP_MMX_ID : MMX_AIDOK = 1'b1; default : MMX_AIDOK = 1'b0; endcase end ENDLOOP MX endmodule